会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 63. 发明申请
    • Electronic devices with radio-frequency collision resolution capabilities
    • 具有射频碰撞解决能力的电子设备
    • US20090138745A1
    • 2009-05-28
    • US11986892
    • 2007-11-26
    • John Gregory DorseyWilliam C. Athas
    • John Gregory DorseyWilliam C. Athas
    • G06F1/08
    • H04B15/04H04B15/02
    • Electronic devices such as portable electronic devices contain electronic components. The electronic components may include radio-frequency transceiver circuitry. The radio-frequency transceiver circuitry may be used for handling data communications and cellular telephone voice communications. One or more adjustable clock sources may be provided within the electronic device. The adjustable clock sources may be based on phase-locked-loop circuits. A clock manager may determine which frequencies are being used by the radio-frequency transceiver circuitry and other components in the electronic device. The clock manager may use this information to compute a list of safe fundamental clock signal frequencies. Based on the list of safe clock signal frequencies, the clock manager may dynamically adjust the clock sources to avoid collisions between harmonics of the clock signals from the clock sources and the frequencies used by the transceiver circuitry and other components.
    • 电子设备如便携式电子设备包含电子元件。 电子部件可以包括射频收发器电路。 射频收发器电路可以用于处理数据通信和蜂窝电话语音通信。 可以在电子设备内提供一个或多个可调时钟源。 可调时钟源可以基于锁相环电路。 时钟管理器可以确定射频收发器电路和电子设备中的其他组件正在使用哪些频率。 时钟管理器可以使用该信息来计算安全基本时钟信号频率的列表。 基于安全时钟信号频率的列表,时钟管理器可以动态地调整时钟源,以避免来自时钟源的时钟信号的谐波与收发器电路和其他组件使用的频率之间的冲突。
    • 65. 发明授权
    • Method and apparatus for selectively increasing the operating speed of an electronic circuit
    • 用于选择性地提高电子电路的操作速度的方法和装置
    • US07340622B2
    • 2008-03-04
    • US11591866
    • 2006-11-01
    • Keith A. CoxWilliam C. Athas
    • Keith A. CoxWilliam C. Athas
    • G06F1/26
    • G06F1/3203G06F1/206G06F1/324G06F1/3246G06F1/3296Y02D10/126Y02D10/16Y02D10/172Y10T307/735Y10T307/852
    • One embodiment of the present invention provides a system that facilitates selectively increasing the operating frequency of an electronic circuit, such as a computer system. The system begins by operating in a low-power state with the frequency and voltage of the electronic circuit set to low levels. Upon recognizing the need for performance beyond the low power level, the electronic circuit enters the first-intermediate power state. In this first-intermediate power state, the frequency and voltage are set to first-intermediate levels. Upon recognizing the need for performance beyond the first-intermediate power state, the electronic circuit enters the maximum-sustainable power state. In this power state, the frequency and voltage are set to maximum sustainable levels. Upon recognizing the need for performance beyond the maximum-sustainable power state, the electronic circuit temporarily enters a boosted power state beyond the maximum-sustainable power state. In this boosted power state, the frequency and voltages are set to levels beyond the maximum sustainable levels.
    • 本发明的一个实施例提供一种有助于选择性地增加诸如计算机系统的电子电路的操作频率的系统。 该系统以低功率状态运行,电子电路的频率和电压设置为低电平。 当识别出超出低功率电平的性能需要时,电子电路进入第一中间功率状态。 在该第一中间功率状态下,将频率和电压设置为第一中间电平。 当认识到超过第一中间功率状态的性能需要时,电子电路进入最大可持续功率状态。 在这种电源状态下,频率和电压被设置为最大可持续水平。 当认识到超出最大可持续功率状态的性能需求时,电子电路暂时进入超出最大可持续功率状态的升压功率状态。 在这种提升功率状态下,频率和电压被设置为超出最大可持续水平的水平。
    • 66. 发明授权
    • Method and apparatus for selectively increasing the operating speed of an electronic circuit
    • 用于选择性地提高电子电路的操作速度的方法和装置
    • US07171570B2
    • 2007-01-30
    • US10838310
    • 2004-05-03
    • Keith A. CoxWilliam C. Athas
    • Keith A. CoxWilliam C. Athas
    • G06F1/26
    • G06F1/3203G06F1/206G06F1/324G06F1/3246G06F1/3296Y02D10/126Y02D10/16Y02D10/172Y10T307/735Y10T307/852
    • One embodiment of the present invention provides a system that facilitates selectively increasing the operating frequency of an electronic circuit, such as a computer system. The system begins by operating in a low-power state with the frequency and voltage of the electronic circuit set to low levels. Upon recognizing the need for performance beyond the low power level, the electronic circuit enters the first-intermediate power state. In this first-intermediate power state, the frequency and voltage are set to first-intermediate levels. Upon recognizing the need for performance beyond the first-intermediate power state, the electronic circuit enters the maximum-sustainable power state. In this power state, the frequency and voltage are set to maximum sustainable levels. Upon recognizing the need for performance beyond the maximum-sustainable power state, the electronic circuit temporarily enters a boosted power state beyond the maximum-sustainable power state. In this boosted power state, the frequency and voltages are set to levels beyond the maximum sustainable levels.
    • 本发明的一个实施例提供一种有助于选择性地增加诸如计算机系统的电子电路的操作频率的系统。 该系统以低功率状态运行,电子电路的频率和电压设置为低电平。 当识别出超出低功率电平的性能需要时,电子电路进入第一中间功率状态。 在该第一中间功率状态下,将频率和电压设置为第一中间电平。 当认识到超过第一中间功率状态的性能需要时,电子电路进入最大可持续功率状态。 在这种电源状态下,频率和电压被设置为最大可持续水平。 当认识到超出最大可持续功率状态的性能需求时,电子电路暂时进入超出最大可持续功率状态的升压功率状态。 在这种提升功率状态下,频率和电压被设置为超出最大可持续水平的水平。
    • 69. 发明授权
    • Synchronous frequency convertor for timebase signal generation
    • 用于时基信号的同步变频器
    • US06867631B1
    • 2005-03-15
    • US10418622
    • 2003-04-18
    • William C. AthasKeith A. Cox
    • William C. AthasKeith A. Cox
    • H03K3/00H03K5/04H03K5/135H03K5/1534
    • H03K5/135H03K5/04H03K5/1534
    • Methods and apparatuses for generating a synchronous digital output signal stream from two digital input signal streams. In one aspect of the present invention, a method to generate a digital output signal stream from two digital input signal streams includes: detecting a first transition edge in a first digital input signal stream; and generating a third transition edge in a digital output signal stream. The third transition edge corresponds to the first transition edge; and the third transition edge is synchronized substantially with a second transition edge in a second digital input signal stream. In one example according to this aspect, a third digital signal stream is generated from synchronizing substantially transition edges of the first digital input signal stream with transition edges of the second digital input signal streams; and the first transition edge is detected using the third digital signal stream (e.g., comparing the third digital signal stream with a delayed version of the third digital signal stream).
    • 用于从两个数字输入信号流产生同步数字输出信号流的方法和装置。 在本发明的一个方面,一种从两个数字输入信号流产生数字输出信号流的方法包括:检测第一数字输入信号流中的第一过渡沿; 以及在数字输出信号流中产生第三过渡沿。 第三过渡边缘对应于第一过渡边缘; 并且第三过渡边缘基本上与第二数字输入信号流中的第二过渡边沿同步。 在根据该方面的一个示例中,通过使第一数字输入信号流的大部分过渡边沿与第二数字输入信号流的过渡边沿同步来产生第三数字信号流; 并且使用第三数字信号流(例如,将第三数字信号流与第三数字信号流的延迟版本进行比较)来检测第一过渡沿。
    • 70. 发明授权
    • Methods and apparatus for constant-weight encoding & decoding
    • 用于恒权重编码和解码的方法和装置
    • US06661355B2
    • 2003-12-09
    • US09752508
    • 2000-12-27
    • William P. CorneliusWilliam C. Athas
    • William P. CorneliusWilliam C. Athas
    • H03M500
    • G06F13/4027H03M13/23H03M13/41
    • Methods and apparatus for spreading and concentrating information to constant-weight encode data words on a parallel data line bus while allowing communication of information across sub-word paths. In one embodiment, data transfer rates previously obtained only with differential architectures are achieved by only a small increase in line count above single ended architectures. For example, an 18-bit data word requires 22 encoded data lines for transmission, where previously, 16 and 32 lines would be required to transmit un-coded data with single-ended and differential architectures respectively. Constant-weight parallel encoding maintains constant current in the parallel-encoded data lines and the high and low potential driver circuits for the signal lines.
    • 用于扩展和集中信息以在并行数据线总线上对数据字进行恒权重编码的方法和装置,同时允许跨越子字路径的信息通信。 在一个实施例中,仅通过差分架构获得的数据传输速率仅通过单端架构上的行数小幅增加来实现。 例如,18位数据字需要22个用于传输的编码数据线,其中先前需要16行和32行来传输具有单端和差分架构的未编码数据。 恒定并行编码在并行编码数据线和信号线的高电平和低电位驱动电路中保持恒定电流。