会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 51. 发明申请
    • Retrieval of symbol attributes
    • 检索符号属性
    • US20020170041A1
    • 2002-11-14
    • US10032155
    • 2001-12-20
    • STMicroelectronics Limited
    • Richard Shann
    • G06F009/45
    • G06F8/54
    • A method of forming an executable program from a plurality of object code modules, each object code module having section data, a set of relocation instructions and one or more symbols, each symbol having a plurality of attributes associated therewith, wherein said relocation instructions includes a data retrieval instruction having a symbol field identifying a symbol and an attribute field identifying a symbol attribute associated with said identified symbol to be retrieved, the method includes: reading at least one relocation from said set of relocations instruction and where said relocation instruction is a data retrieval instruction, determining the symbol identified by the symbol field and retrieving one of said plurality of symbol attributes associated with said symbol in dependence on the contents of the symbol attributes field of said instruction.
    • 一种从多个目标代码模块形成可执行程序的方法,每个目标代码模块具有分段数据,一组重定位指令和一个或多个符号,每个符号具有与之相关联的多个属性,其中所述重定位指令包括 具有标识符号的符号字段的数据检索指令和标识与要检索的所述识别符号相关联的符号属性的属性字段,所述方法包括:从所述重定位指令集中读取至少一个重定位,并且其中所述重定位指令是数据 检索指令,确定符号字段识别的符号,并根据所述指令的符号属性字段的内容,检索与所述符号相关联的所述多个符号属性中的一个。
    • 52. 发明申请
    • Method of making an electrically programmable
    • 电可编程的方法
    • US20020125917A1
    • 2002-09-12
    • US10143417
    • 2002-05-10
    • STMicroelectronics Limited
    • William Barnes
    • H03F003/45
    • H03K5/249H03K3/356139H03K5/2481
    • A comparator circuit with comparing means for comparing first and second voltages, has current source circuitry for providing current to said comparing means, said current source circuitry having an input for receiving a clock signal having first and second states, whereby the comparing means starts to compare the first and second voltages when the clock signal makes a transition from the first state to the second state; and means for determining when said comparing means has completed a comparison of said first and second voltages and for switching off said current source circuitry and hence said comparing means when said comparison has been completed.
    • 具有用于比较第一和第二电压的比较装置的比较器电路具有用于向所述比较装置提供电流的电流源电路,所述电流源电路具有用于接收具有第一和第二状态的时钟信号的输入,由此比较装置开始比较 当时钟信号从第一状态转变到第二状态时的第一和第二电压; 以及用于确定何时所述比较装置已经完成了所述第一和第二电压的比较并且用于当所述比较完成时关闭所述电流源电路以及因此所述比较装置的装置。
    • 55. 发明授权
    • Storage of digital data
    • US08391483B2
    • 2013-03-05
    • US12879830
    • 2010-09-10
    • Andrew R. Dellow
    • Andrew R. Dellow
    • H04N7/167
    • H04N21/462H04N5/76H04N5/913H04N21/4334H04N21/434H04N21/4408H04N2005/91364
    • A device for locating a DES key value that corresponds to a packet identification (PID) contained at a variable possible location which comprises part only of a 32-bit packet header. A table stored in memory contains for each DES key: (i) a packet header having 32 bits with a PID of either 12, 9 or 8 bits contained at a defined location and with zero values elsewhere, and (ii) a mask value also having 32 bits with ones contained at the said defined location of the PID and zeros elsewhere. The table is divided into regions for respective packet format types. An incoming packet header at an input is combined with a first one of the mask values from the table to provide a combined value that consists of the value held in the input packet header at the defined location and zeros elsewhere. This combined value is compared with the corresponding packet header stored in the table. When they are not equal, the combining and comparison is repeated for the next row of the table. When they are equal, the corresponding DES key value is read from the table and provided as an output. The system can cope with variable PID formats within the packet header without alteration to the hardware but merely with re-programming of the table contents.
    • 56. 发明授权
    • System, apparatus and method for restricting data access
    • 用于限制数据访问的系统,设备和方法
    • US08191125B2
    • 2012-05-29
    • US11016537
    • 2004-12-17
    • Andrew DellowRodrigo Cordero
    • Andrew DellowRodrigo Cordero
    • G06F21/00
    • H04N21/4181G06F21/85H04N7/162H04N21/454
    • An embodiment comprises a semiconductor integrated circuit for restricting the rate at which data may be accessed from an external memory by a device coupled to the circuit. The rate of data access is restricted if the data access satisfies one or more conditions. For example, one of the conditions is that the device which is requesting the data is insecure. Another condition is that the requested data is privileged. A data access monitor is provided to monitor data accesses and to is arranged to generate an access signal to indicate whether the conditions are satisfied or not. A bandwidth comparator determines whether data access exceeds a threshold and, if so, the semiconductor integrated circuit is impaired to prevent further data access.
    • 一个实施例包括半导体集成电路,用于通过耦合到该电路的装置来限制可从外部存储器访问数据的速率。 如果数据访问满足一个或多个条件,则数据访问速率受到限制。 例如,其中一个条件是请求数据的设备是不安全的。 另一个条件是请求的数据是特权的。 提供数据访问监视器以监视数据访问,并且被布置成生成访问信号以指示条件是否满足。 带宽比较器确定数据访问是否超过阈值,如果是,则削弱半导体集成电路以防止进一步的数据访问。
    • 57. 发明授权
    • Asynchronous multi-clock system
    • 异步多时钟系统
    • US07929655B2
    • 2011-04-19
    • US12481375
    • 2009-06-09
    • Matthew Peter Hutson
    • Matthew Peter Hutson
    • H04L25/38H04L7/00
    • H04L7/02
    • A system for controlling the transfer of a signal sequence in a first clock domain to a plurality of other clock domains. The system comprising: detecting circuitry for detecting receipt of the signals from the clock domains and setting an update signal when all of the signals received from the clock domains have a common state; and gating circuitry for receiving the update signal and operable, when the update signal is set, to allow a next signal in the sequence to be received at the input of the first circuitry.
    • 一种用于控制第一时钟域中的信号序列向多个其它时钟域的传送的系统。 该系统包括:检测电路,用于检测来自时钟域的信号的接收,并且当从时钟域接收的所有信号具有共同的状态时,设置更新信号; 以及用于接收更新信号的选通电路,并且当更新信号被设置时可操作以允许序列中的下一个信号在第一电路的输入处被接收。
    • 58. 发明申请
    • DATA INJECTION
    • 数据注入
    • US20100254405A1
    • 2010-10-07
    • US12762132
    • 2010-04-16
    • Steven Haydock
    • Steven Haydock
    • H04J3/00
    • H04N21/235H04N21/434H04N21/435
    • A data transport device for transporting a data stream, the device including: a data stream processing unit for receiving an input data stream including a plurality of data items, performing processing in dependence on the content of the items and forming an output data stream including at least some of the data items; and a data item injection unit including a memory for storing a plurality of injection data items and associated with each injection data item an injection action, and an injection processor arranged to retrieve the injection action for each of the injection data items in turn and in dependence on the retrieved injection action to inject the associated injection data item into the output data stream.
    • 一种用于传送数据流的数据传输装置,该装置包括:数据流处理单元,用于接收包括多个数据项的输入数据流,根据项目的内容执行处理,并形成包括在 最少的一些数据项; 以及数据项目注入单元,其包括用于存储多个注射数据项并且与每个注射数据项相关联的注射动作的存储器,以及喷射处理器,其被配置为依次检索每个注射数据项的注射动作 在检索到的注入动作上将相关联的注入数据项注入到输出数据流中。
    • 59. 发明授权
    • Storage of digital data
    • 存储数字数据
    • US07796755B2
    • 2010-09-14
    • US11522118
    • 2006-09-15
    • Andrew R. Dellow
    • Andrew R. Dellow
    • H04N7/167
    • H04N21/462H04N5/76H04N5/913H04N21/4334H04N21/434H04N21/4408H04N2005/91364
    • A device for locating a DES key value that corresponds to a packet identification (PID) contained at a variable possible location which comprises part only of a 32-bit packet header. A table stored in memory contains for each DES key: (i) a packet header having 32 bits with a PID of either 12, 9 or 8 bits contained at a defined location and with zero values elsewhere, and (ii) a mask value also having 32 bits with ones contained at the said defined location of the PID and zeros elsewhere. The table is divided into regions for respective packet format types. An incoming packet header at an input is combined with a first one of the mask values from the table to provide a combined value that consists of the value held in the input packet header at the defined location and zeros elsewhere. This combined value is compared with the corresponding packet header stored in the table. When they are not equal, the combining and comparison is repeated for the next row of the table. When they are equal, the corresponding DES key value is read from the table and provided as an output. The system can cope with variable PID formats within the packet header without alteration to the hardware but merely with re-programming of the table contents.
    • 用于定位对应于包含在可变可能位置的分组标识(PID)的DES密钥值的设备,该可变位置仅包括32位分组报头的一部分。 存储在存储器中的表包含每个DES密钥:(i)具有32位的分组报头,其中包含在定义的位置处的12,9或8位的PID,并且在其他地方具有零值,以及(ii)掩码值 具有32位,其中包含在PID的所述定义的位置处,并且其他地方具有零。 该表被分成用于相应分组格式类型的区域。 在输入处的输入分组报头与表中的第一个掩码值组合,以提供组合值,该组合值由保存在定义位置的输入分组报头中的值和其他地方的零组成。 将该组合值与存储在表中的相应分组报头进行比较。 当它们不相等时,对于表的下一行重复组合和比较。 当它们相等时,从表中读取相应的DES密钥值作为输出。 该系统可以处理数据包头中的可变PID格式,而不会改变硬件,但只能对表内容进行重新编程。
    • 60. 发明授权
    • Routing of data streams
    • 数据流的路由
    • US07720112B2
    • 2010-05-18
    • US10779466
    • 2004-02-16
    • Matt Morris
    • Matt Morris
    • H04J3/04
    • H04L49/25H04L49/103
    • The routing of data streams is discussed, and particularly routing one or more incoming streams to one or more output destination ports. The ability to merge incoming streams is discussed so that several low bit rate input packet streams can be merged into a higher bit rate output stream. An assignment data structure identifies for each input stream the or each destination to which it is to be routed, and a packet allocation data structure holds information about the packets and information about the destination of the packets to allow a memory holding the packets to be controlled accordingly.
    • 讨论数据流的路由,并且特别地将一个或多个输入流路由到一个或多个输出目的地端口。 讨论合并输入流的能力,使得几个低比特率输入分组流可以被合并到更高比特率的输出流中。 分配数据结构为每个输入流标识其要路由的每个目的地,并且分组分配数据结构保存关于分组的信息和关于分组的目的地的信息,以允许控制分组的存储器 相应地。