会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 52. 发明授权
    • Inducing stress in CMOS device
    • 在CMOS器件中引起应力
    • US08105887B2
    • 2012-01-31
    • US12500107
    • 2009-07-09
    • Zhijiong LuoQingQing LiangHaizhou YinHuilong Zhu
    • Zhijiong LuoQingQing LiangHaizhou YinHuilong Zhu
    • H01L21/8238H01L21/84
    • H01L21/84H01L21/823807H01L21/823814H01L21/823871H01L27/1203H01L29/7843H01L29/7848
    • A first aspect of the invention provides a method of forming a semiconductor device, the method comprising: providing a complimentary metal oxide semiconductor (CMOS) device including: a silicon substrate layer; a silicon dioxide layer thereover; and an n-type field effect transistor (NFET) gate having a first recessed source/drain trench and a p-type field effect transistor (PFET) gate having a second recessed source/drain trench, the NFET gate and the PFET gate located over the silicon dioxide layer; depositing a nitride stress liner in the first recessed source/drain trench and the second recessed source/drain trench; depositing an oxide layer over the nitride stress liner; placing the CMOS device on a handling wafer, wherein the oxide layer is closest to the handling wafer; removing the silicon substrate layer; etching the silicon dioxide layer to form an opening abutting a portion of a source/drain region, the source/drain region abutting one of the first recessed source/drain trench or the second recessed source/drain trench; and forming a contact in the opening.
    • 本发明的第一方面提供一种形成半导体器件的方法,所述方法包括:提供互补金属氧化物半导体(CMOS)器件,其包括:硅衬底层; 二氧化硅层; 和具有第一凹陷源极/漏极沟槽的n型场效应晶体管(NFET)栅极和具有第二凹陷源极/漏极沟槽的p型场效应晶体管(PFET)栅极,所述NFET栅极和PFET栅极位于 二氧化硅层; 在第一凹陷源极/漏极沟槽和第二凹陷源极/漏极沟槽中沉积氮化物应力衬垫; 在氮化物应力衬垫上沉积氧化物层; 将CMOS器件放置在处理晶片上,其中氧化物层最靠近处理晶片; 去除硅衬底层; 蚀刻所述二氧化硅层以形成邻接所述源/漏区的一部分的开口,所述源极/漏极区邻接所述第一凹陷源极/漏极沟槽或所述第二凹陷源极/漏极沟槽中的一个; 并在开口中形成接触。
    • 56. 发明申请
    • SUBSTRATE FOR INTEGRATED CIRCUIT AND METHOD FOR FORMING THE SAME
    • 用于集成电路的基板及其形成方法
    • US20120132923A1
    • 2012-05-31
    • US13159351
    • 2011-06-13
    • Huicai ZhongQingqing LiangHaizhou YinZhijiong Luo
    • Huicai ZhongQingqing LiangHaizhou YinZhijiong Luo
    • H01L29/161H01L29/20H01L21/76
    • H01L21/76232H01L21/7624H01L21/76283
    • The present invention relates to substrates for ICs and method for forming the same. The method comprises the steps of: forming a hard mask layer on the bulk silicon material; etching the hard mask layer and the bulk silicon material to form a first part for shallow trench isolation of at least one trench; forming a dielectric film on the sidewall of the at least one trench; further etching the bulk silicon material to deepen the at least one trench so as to form a second part of the at least one trench; completely oxidizing or nitridizing parts of the bulk silicon material which are between the second parts of the trenches, and parts of the bulk silicon material which are between the second parts of the trenches and side surfaces of the bulk silicon substrate; filling dielectric materials in the first and second parts of the at least one trench; and removing the hard mask layer.
    • 本发明涉及IC的基板及其制造方法。 该方法包括以下步骤:在体硅材料上形成硬掩模层; 蚀刻硬掩模层和体硅材料以形成用于至少一个沟槽的浅沟槽隔离的第一部分; 在所述至少一个沟槽的侧壁上形成电介质膜; 进一步蚀刻体硅材料以加深所述至少一个沟槽,以便形成所述至少一个沟槽的第二部分; 在沟槽的第二部分之间的体硅材料的部分和沟槽的第二部分和体硅衬底的侧表面之间的体硅材料的部分完全氧化或氮化; 在所述至少一个沟槽的第一和第二部分中填充介电材料; 并除去硬掩模层。
    • 57. 发明授权
    • Substrate for integrated circuit and method for forming the same
    • 集成电路基板及其形成方法
    • US09048286B2
    • 2015-06-02
    • US13159351
    • 2011-06-13
    • Huicai ZhongQingqing LiangHaizhou YinZhijiong Luo
    • Huicai ZhongQingqing LiangHaizhou YinZhijiong Luo
    • H01L21/76H01L21/762
    • H01L21/76232H01L21/7624H01L21/76283
    • The present invention relates to substrates for ICs and method for forming the same. The method comprises the steps of: forming a hard mask layer on the bulk silicon material; etching the hard mask layer and the bulk silicon material to form a first part for shallow trench isolation of at least one trench; forming a dielectric film on the sidewall of the at least one trench; further etching the bulk silicon material to deepen the at least one trench so as to form a second part of the at least one trench; completely oxidizing or nitridizing parts of the bulk silicon material which are between the second parts of the trenches, and parts of the bulk silicon material which are between the second parts of the trenches and side surfaces of the bulk silicon substrate; filling dielectric materials in the first and second parts of the at least one trench; and removing the hard mask layer.
    • 本发明涉及IC的基板及其制造方法。 该方法包括以下步骤:在体硅材料上形成硬掩模层; 蚀刻硬掩模层和体硅材料以形成用于至少一个沟槽的浅沟槽隔离的第一部分; 在所述至少一个沟槽的侧壁上形成电介质膜; 进一步蚀刻体硅材料以加深所述至少一个沟槽,以便形成所述至少一个沟槽的第二部分; 在沟槽的第二部分之间的体硅材料的部分和沟槽的第二部分和体硅衬底的侧表面之间的体硅材料的部分完全氧化或氮化; 在所述至少一个沟槽的第一和第二部分中填充介电材料; 并除去硬掩模层。
    • 58. 发明授权
    • Enhancing MOSFET performance with corner stresses of STI
    • 通过STI拐角应力增强MOSFET性能
    • US09356025B2
    • 2016-05-31
    • US14348579
    • 2012-03-29
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • H01L27/092H01L29/78H01L21/8238H01L21/762H01L29/66
    • H01L27/092H01L21/76224H01L21/823807H01L21/823878H01L29/66575H01L29/7846
    • The present invention relates to enhancing MOSFET performance with the corner stresses of STI. A method of manufacturing a MOS device comprises the steps of: providing a semiconductor substrate; forming trenches on the semiconductor substrate and at least a pMOS region and at least an nMOS region surrounded by the trenches; filling the trenches with a dielectric material having a stress; removing at least the dielectric material having a stress in the trenches which is adjacent to a position where a channel is to be formed on each of the pMOS and nMOS regions so as to form exposed regions; filling the exposed regions with a insulating material; and forming pMOS and nMOS devices on the pMOS region and the nMOS region, respectively, wherein each of the pMOS and nMOS devices comprises a channel, a gate formed above the channel, and a source and a drain formed at both sides of the channel; wherein in a channel length direction, the boundary of each exposed region is substantially aligned with the boundary of the position of the channel, or the boundary of each exposed region extends along the channel length direction to be aligned with the boundary of corresponding pMOS or nMOS region.
    • 本发明涉及利用STI的拐角应力来增强MOSFET的性能。 一种制造MOS器件的方法包括以下步骤:提供半导体衬底; 在所述半导体衬底和至少一个pMOS区域和由所述沟槽包围的至少nMOS区域中形成沟槽; 用具有应力的介电材料填充沟槽; 至少去除在沟道中具有应力的介电材料,所述沟槽邻近要在pMOS和nMOS区域中的每一个上形成沟道的位置,以形成暴露区域; 用绝缘材料填充暴露的区域; 以及分别在pMOS区域和nMOS区域上形成pMOS和nMOS器件,其中pMOS和nMOS器件中的每一个包括沟道,形成在沟道上方的栅极以及形成在沟道两侧的源极和漏极; 其中在通道长度方向上,每个曝光区域的边界基本上与通道位置的边界对齐,或者每个曝光​​区域的边界沿着沟道长度方向延伸以与对应的pMOS或nMOS的边界对准 地区。
    • 60. 发明授权
    • Semiconductor structure and method for forming the same
    • 半导体结构及其形成方法
    • US08928089B2
    • 2015-01-06
    • US13201827
    • 2011-02-24
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • H01L21/70H01L21/8238H01L29/78
    • H01L21/823807H01L21/823864H01L29/7843
    • A semiconductor structure and a method for forming the same are provided. The structure comprises a semiconductor substrate (100) with an nMOSFET region (102) and a pMOSFET region (104) on it. An nMOSFET structure and a pMOSFET structure are formed in the nMOSFET region (102) and the pMOSFET region (104), respectively. The nMOSFET structure comprises a first channel region (182) formed in the nMOSFET region (102) and a first gate stack formed in the first channel region (182). The nMOSFET structure is covered with a compressive-stressed material layer (130) to apply a tensile stress to the first channel region (182). The pMOSFET structure comprises a second channel region (184) formed in the pMOSFET region (104) and a second gate stack formed in the second channel region (184). The pMOSFET structure is covered with a tensile-stressed material layer (140) to apply a compressive stress to the second channel region (184).
    • 提供半导体结构及其形成方法。 该结构包括其上具有nMOSFET区域(102)和pMOSFET区域(104)的半导体衬底(100)。 nMOSFET结构和pMOSFET结构分别形成在nMOSFET区域(102)和pMOSFET区域(104)中。 nMOSFET结构包括形成在nMOSFET区域(102)中的第一沟道区(182)和形成在第一沟道区(182)中的第一栅叠层。 nMOSFET结构用压应力材料层(130)覆盖,以向第一沟道区域(182)施加拉伸应力。 pMOSFET结构包括形成在pMOSFET区域(104)中的第二沟道区(184)和形成在第二沟道区(184)中的第二栅叠层。 pMOSFET结构被拉伸应力材料层(140)覆盖,以向第二通道区域(184)施加压缩应力。