会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 42. 发明授权
    • Apparatus and method of analog-to-digital conversion
    • 模数转换的装置和方法
    • US07126522B2
    • 2006-10-24
    • US11090192
    • 2005-03-28
    • Makoto Ogawa
    • Makoto Ogawa
    • H03M1/12
    • H03M1/1225
    • An analog-to-digital conversion apparatus includes a register group, a selecting section and an A/D conversion section. The register group has a plurality of registers holding a plurality of channel specification data, respectively. The selecting section is connected with a plurality of analog channels, and sequentially selects the plurality of analog channels for analog-to-digital (A/D) conversion continuously without any idling time based on the plurality of channel specification data held by the plurality of registers. The A/D conversion section carries out the A/D conversion of an analog signal on each of the analog channels selected by the selecting section into a digital signal.
    • 模数转换装置包括寄存器组,选择部分和A / D转换部分。 寄存器组具有分别保持多个通道指定数据的多个寄存器。 选择部分与多个模拟通道连接,并且基于由多个模拟通道保持的多个通道指定数据,连续地依次选择用于模数(A / D)转换的多个模拟通道,而没有任何空转时间 注册 A / D转换部分对由选择部分选择的每个模拟信道上的模拟信号进行A / D转换为数字信号。
    • 44. 发明授权
    • High-speed routing control system
    • 高速路由控制系统
    • US06201810B1
    • 2001-03-13
    • US08910117
    • 1997-08-13
    • Michio MasudaMotoo NishiharaMakoto Ogawa
    • Michio MasudaMotoo NishiharaMakoto Ogawa
    • H04L1256
    • H04L45/04H04L45/22H04L45/70
    • In a high-speed routing control system, plural path candidates each leading to a destination node are selected on the basis of physical connection information of links connecting respective nodes in a path candidate selection unit 11, and a path candidate containing no congestion-occurring link is specified as the optimum path from the plural path candidates selected by the path candidate selection unit 11 in an optimizing unit 12. Accordingly, even when the destination node is nearer to the self node, the optimum path selection can be performed, and a switching operation to a bypass path can be performed at high speed. In addition, the traffic amount based on topology information can be suppressed, and the large-scaling of the network can be supported.
    • 在高速路由选择控制系统中,根据路径候补选择部11中连接各节点的链路的物理连接信息和不包含拥塞发生链路的路径候选,选择各个通向目的地节点的路径候选 被指定为在优化单元12中由路径候选选择单元11选择的多路径候选的最佳路径。因此,即使当目的地节点更靠近自身节点时,也可以执行最佳路径选择,并且切换 可以高速地执行到旁路路径的操作。 此外,可以抑制基于拓扑信息的流量,并且可以支持网络的大规模化。
    • 47. 发明授权
    • Multilayer electronic component
    • 多层电子元件
    • US09111690B2
    • 2015-08-18
    • US12543549
    • 2009-08-19
    • Akihiro MotokiMakoto OgawaToshiyuki IwanagaAkihiro YoshidaTakayuki Kayatani
    • Akihiro MotokiMakoto OgawaToshiyuki IwanagaAkihiro YoshidaTakayuki Kayatani
    • H01G4/30H01G4/232H01C1/148H01C7/18
    • H01G4/2325H01C1/148H01C7/18H01G4/30Y10T29/435
    • A method is used to manufacture a multilayer electronic component including a multilayer composite including internal electrodes having ends that are exposed at a predetermined surface of the multilayer composite. In the method, the exposed ends of the internal electrodes are coated with a metal film primarily composed of at least one metal selected from the group consisting of Pd, Au, Pt and Ag and having a thickness of at least about 0.1 μm by immersing the multilayer composite in a liquid containing a metal ion or a metal complex. Then, a continuous plating layer is formed by depositing a plating metal on the ends of the internal electrodes exposed at the predetermined surface of the multilayer composite, and subsequently growing the deposits of the plating metal so as to be connected to each other. Thus, exposed ends of the internal electrodes are electrically connected to each other.
    • 一种方法用于制造包括多层复合材料的多层电子部件,所述多层复合材料包括具有在所述多层复合材料的预定表面露出的端部的内部电极。 在该方法中,内部电极的露出端涂覆有主要由选自Pd,Au,Pt和Ag的至少一种金属的金属膜,并且具有至少约0.1μm的厚度,通过将 在含有金属离子或金属络合物的液体中的多层复合材料。 然后,通过在暴露于多层复合材料的预定表面的内部电极的端部上沉积电镀金属,随后使电镀金属的沉积物彼此连接而形成连续镀层。 因此,内部电极的露出端彼此电连接。
    • 48. 发明授权
    • Laminated ceramic electronic component and manufacturing method thereof
    • 层压陶瓷电子部件及其制造方法
    • US08633636B2
    • 2014-01-21
    • US13189636
    • 2011-07-25
    • Toshiyuki IwanagaMakoto Ogawa
    • Toshiyuki IwanagaMakoto Ogawa
    • H01L21/20H01L41/047H01L41/083
    • H01G4/30H01G4/012H01G4/12H01G4/232Y10T29/42
    • In a method for manufacturing a laminated ceramic electronic component, when a plating film to define an external terminal electrode is formed by plating exposed ends of a plurality of internal electrodes at a WT surface of a component main body, ingress of a plating solution may be caused from a gap between an end edge of the plating film and the component main body to decrease the reliability of a laminated electronic component obtained. An internal dummy electrode is provided around a region where the exposed ends of the plurality of internal electrodes are distributed in the WT surface of the component main body. The internal dummy electrode includes two LW-direction sections extending parallel or substantially parallel to each other in a direction along the LW surface, and two LT-direction sections extending parallel or substantially parallel to each other in a direction along the LT surface. The plating film is formed at least over the exposed end of the internal dummy electrode. The internal dummy electrode is formed by wrapping an outer layer sheet with the internal dummy electrode formed around a laminate composed of ceramic layers and the internal electrodes.
    • 在层叠陶瓷电子部件的制造方法中,当通过在组件主体的WT表面上镀覆多个内部电极的露出端来形成限定外部端子电极的镀膜时,电镀液的入射可以是 由镀膜的端部边缘与部件主体之间的间隙引起,从而降低了获得的层叠电子部件的可靠性。 在多个内部电极的露出端分布在构件主体的WT面内的区域周围设置有内部虚设电极。 内部虚拟电极包括沿着LW表面的方向彼此平行或基本平行延伸的两个LW方向部分和沿着LT表面的方向彼此平行或基本平行延伸的两个LT方向部分。 至少在内部虚拟电极的露出端上形成镀膜。 内部虚拟电极通过将外层片材包裹在由陶瓷层和内部电极构成的层叠体周围形成的内部虚拟电极而形成。
    • 49. 发明授权
    • Electronic component
    • 电子元器件
    • US08630080B2
    • 2014-01-14
    • US13411752
    • 2012-03-05
    • Toshiyuki IwanagaMakoto OgawaMasahito Saruban
    • Toshiyuki IwanagaMakoto OgawaMasahito Saruban
    • H01G4/002
    • H01G4/005
    • An electronic component that is prevented from being inclined with respect to a circuit board during and after mounting includes a laminated body that is preferably configured by stacking a plurality of insulator layers, and includes a lower surface with depressions provided thereon. The lower surface includes a series of outer edges of the insulator layers. Capacitor electrodes are defined by internal conductors incorporated in the laminated body, which respectively have exposed sections that are exposed from between the insulator layers in the depressions on the lower surface. External electrodes, which are preferably formed directly by plating, are provided in the depressions to cover the exposed sections.
    • 防止在安装期间和之后相对于电路板倾斜的电子部件包括优选地通过堆叠多个绝缘体层而构造的层叠体,并且包括设置有凹部的下表面。 下表面包括绝缘体层的一系列外边缘。 电容器电极由结合在层叠体中的内部导体限定,分别具有从下表面上的凹部中的绝缘体层之间露出的暴露部分。 优选通过电镀直接形成的外部电极设置在凹部中以覆盖暴露部分。
    • 50. 发明授权
    • Laminate type ceramic electronic component and manufacturing method therefor
    • 层压陶瓷电子元件及其制造方法
    • US08587919B2
    • 2013-11-19
    • US13208393
    • 2011-08-12
    • Makoto OgawaAkihiro MotokiTakehisa SasabayashiTakayuki Kayatani
    • Makoto OgawaAkihiro MotokiTakehisa SasabayashiTakayuki Kayatani
    • H01G4/30
    • H01G4/005H01G4/30
    • In a laminate type ceramic electronic component, when an external electrode for a laminated ceramic capacitor is formed directly by plating onto a surface of a component main body, the film that is directly plated may have a low fixing strength with respect to the component main body. As the external electrode, a first plating layer composed of a Ni—P plating film with a P content rate of about 9 weight % or more is first formed such that a plating deposition deposited with the exposed ends of respective internal electrodes as starting points is grown on at least an end surface of a component main body. Then, a second plating layer composed of a Ni plating film containing substantially no P is formed on the first plating layer. Preferably, the first plating layer is formed by electroless plating, whereas the second plating layer is formed by electrolytic plating.
    • 在层叠型陶瓷电子部件中,当通过电镀直接形成在组件主体的表面上的层叠陶瓷电容器的外部电极时,直接镀膜的膜相对于部件主体可具有低的固定强度 。 作为外部电极,首先形成由P含量为约9重量%以上的Ni-P镀膜构成的第一镀层,以使各个内部电极的露出端作为起点沉积的电镀沉积为 在组件主体的至少一个端面上生长。 然后,在第一镀层上形成由基本上不含P的Ni镀膜构成的第二镀层。 优选地,通过无电镀形成第一镀层,而通过电解电镀形成第二镀层。