会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 23. 发明授权
    • Self-matching pulse generator with adjustable pulse width and pulse frequency
    • 具有可调脉冲宽度和脉冲频率的自匹配脉冲发生器
    • US08546979B2
    • 2013-10-01
    • US12854561
    • 2010-08-11
    • Tammo HeerenFred Mercado
    • Tammo HeerenFred Mercado
    • H03K3/64
    • H03K3/72
    • Pulse-generator circuits that permit independent control of pulse widths and the delays between successive pulses. In several embodiments, a pulse-generator subcircuit includes a transmission-line segment comprising first and second conductors, configured such that the first conductor is coupled to a first DC potential. The pulse-generator subcircuit further includes a terminating resistor coupled to a first end of the second conductor of the first transmission-line segment; this terminating resistor is matched to the characteristic impedance of the transmission-line segment. The pulse-generator subcircuit further includes first and second switches, controlled by first and second timing signals, respectively, and configured to selectively and independently connect respective first and second ends of the first conductor to a second DC potential. This second potential may be ground, in some embodiments, while the DC potential supplied to the pulse-generator subcircuit by the power-supply subcircuit may range from a very small voltage to voltages exceeding a kilovolt.
    • 脉冲发生器电路允许独立控制脉冲宽度和连续脉冲之间的延迟。 在几个实施例中,脉冲发生器分支电路包括包括第一和第二导体的传输线段,其被配置为使得第一导体耦合到第一直流电位。 脉冲发生器分支电路还包括耦合到第一传输线段的第二导体的第一端的终端电阻器; 该终端电阻与传输线段的特性阻抗匹配。 脉冲发生器分支电路还包括分别由第一和第二定时信号控制的第一和第二开关,并且被配置为选择性地且独立地将第一导体的第一和第二端连接到第二直流电位。 在一些实施例中,该第二电位可以被研磨,而由电源子电路提供给脉冲发生器子电路的DC电压可以在非常小的电压到超过千伏的电压的范围。
    • 25. 发明授权
    • Generating timing signals
    • 生成定时信号
    • US4231104A
    • 1980-10-28
    • US900189
    • 1978-04-26
    • Richard P. St. Clair
    • Richard P. St. Clair
    • H03K5/00G01R31/3183G01R31/319H03K3/72H03K5/156H03K23/66G06F1/04G06M3/02
    • G01R31/31922H03K23/665H03K3/72H03K5/156
    • A signal generator featuring, in one aspect, a clock, a programmable means for counting signals from the clock and providing outputs at predetermined counts, a delay means for providing a timing signal after a predetermined delay following each output, the delay means having a resolution higher than that of the clock, and a programmable means for repeatedly incrementing the delay for successive timing signals to provide a timing signal period not necessarily an integer multiple of the period of the clock. Preferred embodiments feature an additional delay means for delaying the output of the clock to provide sequences of clock signals having the same period as the clock output but shifted in time so that each timing signal occurs simultaneously with a clock signal, an additional counter connected to be clocked by the clock signals and reset by the timing signals, and means controlled through the counter for generating timing edges with a resolution equal to that of the delay means.
    • 一种信号发生器,在一个方面中具有时钟,用于对来自时钟的信号进行计数并以预定计数提供输出的可编程装置,用于在每个输出之后的预定延迟之后提供定时信号的延迟装置,延迟装置具有分辨率 高于时钟的可编程装置,以及用于重复递增连续定时信号的延迟的可编程装置,以提供不一定是时钟周期的整数倍的定时信号周期。 优选实施例具有附加延迟装置,用于延迟时钟的输出以提供具有与时钟输出相同周期但时间偏移的时钟信号序列,使得每个定时信号与时钟信号同时发生,附加计数器连接到 由时钟信号计时并由定时信号复位,以及通过计数器控制的装置,用于产生具有等于延迟装置的分辨率的定时边沿。
    • 27. 发明授权
    • Variable frequency pulse generating circuit
    • 可变频率脉冲发生电路
    • US3736516A
    • 1973-05-29
    • US3736516D
    • 1971-06-14
    • LORAIN PROD CORP
    • ELLIS C
    • H02M7/48H03K3/72H03K5/20
    • H03K3/72H02M7/48
    • A circuit for providing an output pulse train which has a variable frequency when the circuit operates in a first mode and for providing an output pulse train which has a fixed, precise frequency when the circuit operates in a second mode. A fixed frequency pulse generator applies a pulse train having a fixed frequency to one input of a pulse frequency modifying circuit. A variable frequency pulse generator applies a pulse train having a variable frequency to another input of the pulse frequency modifying circuit. When the latter circuit operates in its first mode, the state of the voltage at the circuit output is controlled in accordance with both the fixed and variable frequency input pulse trains and the output pulse train reflects the algebraic sum thereof. When, however, the circuit operates in its second mode, the effect of the variable frequency input pulse train is suppressed and the output frequency is controlled solely in accordance with the frequency of the fixed frequency pulse generator.
    • 一种用于提供输出脉冲序列的电路,当电路以第一模式工作时,具有可变频率,并且当电路在第二模式下工作时提供具有固定的精确频率的输出脉冲串。 固定频率脉冲发生器对脉冲频率修正电路的一个输入端施加具有固定频率的脉冲串。 可变频率脉冲发生器将具有可变频率的脉冲串施加到脉冲频率修正电路的另一个输入。 当后一电路在其第一模式下工作时,根据固定频率输入脉冲串和可变频率输入脉冲串来控制电路输出端的电压状态,并且输出脉冲串反映其代数和。 然而,当电路工作在第二模式时,可以抑制可变频率输入脉冲串的影响,并且仅根据固定频率脉冲发生器的频率来控制输出频率。
    • 28. 发明授权
    • Digital frequency modulator
    • 数字频率调制器
    • US3659226A
    • 1972-04-25
    • US3659226D
    • 1970-05-11
    • SITS SOC IT TELECOM SIEMENS
    • ANGELERI EMANUELEBALUGANI FABIO
    • H03K3/72H04L27/12
    • H04L27/122H03K3/72
    • Two pulse trains with harmonically related repetition frequencies 1/To, 1/nTo are derived from an original square wave of cadence 2/To, the pulses of each train having the width To/4 of the square-wave pulses. With the aid of a second square wave of cadence To, produced by frequency halving from the original square wave, the two harmonically related pulse trains are additively or subtractively combined so as to produce an irregular pulse sequence with n + OR - 1 pulses in each period nTo of the lower-frequency train. A digital pulse counter derives from this irregular pulse sequency a low-frequency square wave converted, by filtration, into its fundamental sine wave whose frequency can thus be selectively varied, with only minor phase discontinuities, between three predetermined values related to one another as (n+1) : n : (n-1). In an alternative embodiment, the keying frequencies are related to the basic frequency as (2n+1) : 2n : (2n-1). The two pulse trains are generated by progressive frequency division, starting with the original square wave, and selective gating.
    • 具有谐波相关重复频率1 / To,1 / nTo的两个脉冲序列从节奏2 / To的原始方波导出,每个列的脉冲具有方波脉冲的宽度To / 4。 借助于从原始方波频率减半产生的第二次方波,将两个谐波相关的脉冲串相加或相减组合,从而在每个周期内产生n +/- 1个脉冲的不规则脉冲序列 n至低频列车。 数字脉冲计数器从这种不规则脉冲序列中得出通过滤波转换成其基频正弦波的低频方波,其频率因此可以选择性地变化,只有较小的相位不连续性,在三个预定值之间相互关联为( n + 1):n:(n-1)。 在另一实施例中,键控频率与(2n + 1):2n:(2n-1)的基本频率有关。 两个脉冲串是通过逐行分频产生的,从原始方波开始,选择性选通。
    • 29. 发明授权
    • Pulse generators
    • 脉冲发生器
    • US3648180A
    • 1972-03-07
    • US3648180D
    • 1970-10-06
    • BRITISH AIRCRAFT CORP LTD
    • WOODCOCK TERENCE KEITH
    • H03K3/72H03K5/13H03K1/00
    • H03K5/131H03K3/72
    • The pulse generator is described in which a pair of storage registers are connected in parallel with one another and initially loaded such that a first of the registers has a substantially smaller unfilled capacity than the second register. A clock generator then feeds pulses equally to the two registers to progressively reduce the unfilled capacity of each register and when the first register has been filled a ''full'' signal is generated which causes immediate reloading of the first register to the same initial capacity. A logic circuit connected to selected bit outputs of the first register generates a pulse, or a pulse pattern, during the time taken to fill the first register and when the second register has been filled a second ''full'' signal inhibits the feeding of further clock pulses to the register. The total number of pulse cycles is therefore the ratio of the initially unfilled capacity of the second register to the unfilled capacity of the first register.
    • 描述脉冲发生器,其中一对存储寄存器彼此并联连接并且初始加载,使得第一寄存器具有比第二寄存器基本上更小的未填充容量。 时钟发生器然后将脉冲同等地馈送到两个寄存器以逐渐减小每个寄存器的未填充容量,并且当第一寄存器已经被填充时,产生“完全”信号,这导致第一寄存器立即重新加载到相同的初始容量。 连接到第一寄存器的选定位输出的逻辑电路在填充第一寄存器的时间期间产生脉冲或脉冲模式,当第二寄存器已经被填充时,第二个“满”信号禁止进一步提供时钟 脉冲到寄存器。 因此,脉冲周期的总数是第二寄存器的初始未填充容量与第一寄存器的未填充容量的比率。