会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 22. 发明授权
    • Method of fabricating non volatile memory device with memory cells which
differ in gate couple ratio
    • 具有不同门对数比的存储单元的非易失性存储器件的制造方法
    • US5953610A
    • 1999-09-14
    • US889192
    • 1997-07-08
    • Nobuyoshi Takeuchi
    • Nobuyoshi Takeuchi
    • H01L21/8247H01L27/115H01L29/423H01L29/788H01L29/792
    • H01L27/11517H01L27/115H01L29/42324
    • According to the present invention, there is provided a non-volatile semiconductor memory device including a memory cell array in which a plurality of memory cells are arranged, wherein the memory cells contain two or more types of memory cells, which differs in gate couple ratio. Each memory cell includes source-drain regions provided apart from each other in a semiconductor substrate having a conductivity type, the source-drain regions having a conductivity type opposite to that of the semiconductor substrate, a floating gate provided above a channel region formed between the source-drain regions, and a control gate provided above a surface of the floating gate, and the memory cells contain two or more types of memory cells, which differ in relation to an area of a region in which the floating gate and the control gate overlap. The memory cells having a low gate couple ratio exhibit characteristics similar to those of a mask ROM, which gives priority to reading, whereas the memory cells having a high gate couple ratio, exhibit excellent programming and erasing characteristics.
    • 根据本发明,提供了一种非易失性半导体存储器件,包括其中布置有多个存储单元的存储单元阵列,其中存储单元包含两种或更多种类型的存储单元,其门对偶比不同 。 每个存储单元包括在具有导电类型的半导体衬底中彼此分开设置的源极 - 漏极区域,源极 - 漏极区域具有与半导体衬底的导电类型相反的导电类型,浮置栅极设置在形成在 源极 - 漏极区域和设置在浮置栅极的表面上方的控制栅极,并且存储器单元包含两个或更多种类型的存储器单元,其相对于浮动栅极和控制栅极的区域的区域而不同 交叠。 具有低栅极耦合比的存储单元表现出与掩盖ROM相似的特性,其优先于读取,而具有高栅极耦合比的存储单元表现出优异的编程和擦除特性。
    • 23. 发明授权
    • Non-volatile semiconductor memory device
    • 非易失性半导体存储器件
    • US5898614A
    • 1999-04-27
    • US861033
    • 1997-05-21
    • Nobuyoshi Takeuchi
    • Nobuyoshi Takeuchi
    • G11C11/56H01L27/115G11C7/00
    • G11C11/5642G11C11/5621H01L27/115G11C2211/5634
    • A non-volatile semiconductor memory device comprises a plurality of memory cells each including a semiconductor substrate of a first conductivity type having a main surface region, a control gate portion formed in said main surface region of the semiconductor substrate and consisting of an impurity diffusion region of a second conductivity type opposite to said first conductivity type, a reading transistor portion formed on the main surface region of the substrate and consisting of a MOS type transistor structure, and a floating gate portion formed over the control gate portion and the reading transistor portion. These memory cells differ from each other in an overlapping area ratio Ap/An, where An denotes an area of an over-lapping portion between the floating gate and the impurity diffusion region of the control gate portion, Ap represents an area of an overlapping portion between the floating gate and an active region of the reading transistor portion.
    • 非易失性半导体存储器件包括多个存储单元,每个存储单元包括具有主表面区域的第一导电类型的半导体衬底,形成在半导体衬底的所述主表面区域中的控制栅极部分,由杂质扩散区域 与所述第一导电类型相反的第二导电类型,形成在所述衬底的所述主表面区域上并由MOS型晶体管结构组成的读取晶体管部分,以及形成在所述控制栅极部分和所述读取晶体管部分上的浮动栅极部分 。 这些存储单元以重叠面积比Ap / An彼此不同,其中An表示浮动栅极和控制栅极部分的杂质扩散区域之间的重叠部分的面积,Ap表示重叠部分的面积 在浮置栅极和读取晶体管部分的有源区域之间。
    • 24. 发明授权
    • Nonvolatile memory device with verify function
    • 具有验证功能的非易失性存储器件
    • US5886927A
    • 1999-03-23
    • US11450
    • 1998-07-09
    • Nobuyoshi Takeuchi
    • Nobuyoshi Takeuchi
    • G11C16/34G11C16/06
    • G11C16/3445G11C16/3436G11C16/3459
    • One verify cell is connected to one word line, together with a plurality of array cells, and has a threshold value almost the same as the array cells. A write voltage or an erase voltage is applied to the array cells, setting the voltage applied to the verify cell at a small value, thereby electrically changing the threshold value of the verify cell. Alternatively, the sense ratio of a sense amplifier is changed with respect to the output of the verify cell and the output of a reference cell, thereby electrically changing the apparent threshold value of the verify cell. Data is thereby written into or erased from the array cells earlier than into or from the verify cell. Hence, the verification of the memory cells is accomplished by when the verify cell is verified.
    • PCT No.PCT / JP97 / 02006 Sec。 371日期:1998年7月9日 102(e)日期1998年7月9日PCT 1997年6月11日提交一个验证单元与多个阵列单元一起连接到一个字线,并且具有与阵列单元几乎相同的阈值。 将写入电压或擦除电压施加到阵列单元,将施加到验证单元的电压设置为较小的值,由此电气改变验证单元的阈值。 或者,感测放大器的感测比相对于验证单元的输出和参考单元的输出而改变,从而电气地改变验证单元的表观阈值。 因此,数据在编码单元之前或之后从阵列单元写入或擦除。 因此,当验证单元被验证时,可以实现对存储器单元的验证。