会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 14. 发明授权
    • Reducing power consumption in a data storage device
    • 降低数据存储设备的功耗
    • US06341099B1
    • 2002-01-22
    • US09672950
    • 2000-09-29
    • Sudarshan KumarSadhana MadhyasthaGaurav G. MehtaJiann-Cherng James Lan
    • Sudarshan KumarSadhana MadhyasthaGaurav G. MehtaJiann-Cherng James Lan
    • G11C700
    • G11C7/1087G11C7/1006G11C7/1078
    • A technique for reducing power consumption in a data storage device consisting of a number of data cells includes arranging the number of data cells in clusters, each cluster having more than one data cell having their data enable inputs connected together. A data write bus is provided to provide data enable signals to the data enable inputs of the number of data cells. A number of pass gates are respectively disposed between the clusters and the write data bus. The pass gates are selectively enabled to allow data enable signals to pass from the write data bus to the data enable inputs of the more than one data cell of a selected one or more of the clusters. A number of inverters may be respectively disposed between the number of pass gates and the clusters. A number of sustainer circuits may be respectively connected to the number of pass gates. Each of the pass gates may include a pair of field effect transistors which may be complementary field effect transistors. Each of the sustainer circuits may include a pair of back-to-back inverters.
    • 一种用于降低由多个数据单元组成的数据存储设备中的功耗的技术包括将数据单元的数量排列成簇,每个簇具有多个数据单元,其数据使能输入连接在一起。 提供数据写总线以向数据单元数量的数据使能输入提供数据使能信号。 在簇和写入数据总线之间分别设置多个通过门。 通过门有选择地使允许数据使能信号从写入数据总线传递到所选择的一个或多个集群的多个数据单元的数据使能输入。 多个反相器可以分别设置在通过门数和簇之间。 多个保持器电路可以分别连接到通孔的数量。 每个通过栅极可以包括一对场效应晶体管,其可以是互补场效应晶体管。 每个维持器电路可以包括一对背对背反相器。
    • 15. 发明授权
    • High speed four-to-two carry save adder
    • 高速四对二进位保存加法器
    • US06266757B1
    • 2001-07-24
    • US09074019
    • 1998-05-06
    • Mehul DesaiSudarshan Kumar
    • Mehul DesaiSudarshan Kumar
    • G06F1206
    • G06F7/509G06F7/607G06F9/355G06F9/3555
    • A circuit for adding two or more numbers and generating a sum and carry output is disclosed. The adder circuit receives two or more numbers to be added together. The adder circuit includes a number of exclusive-or logic circuits that generate intermediate outputs. The intermediate outputs are input to a domino multiplexer. The domino multiplexer includes a multiplexer gate and an exclusive-or gate connected in parallel. The domino multiplexer circuit outputs a sum value and a carry value for the input numbers. A clock signal drives the multiplexer gate and the exclusive-or gate in the domino multiplexer circuit. This clock signal synchronizes the input of the numbers to be added together and the addition operation in the domino multiplexer circuit.
    • 公开了一种用于添加两个或多个数字并产生和和携带输出的电路。 加法器电路接收两个或多个要相加的数字。 加法器电路包括产生中间输出的多个异或逻辑电路。 中间输出输入到多米诺骨牌多路复用器。 多米诺骨牌多路复用器包括多路复用器门和并联连接的异或门。 多米诺骨牌多路复用器电路输出输入号码的和值和进位值。 时钟信号驱动复用器门和多米诺多路复用器电路中的异或门。 该时钟信号将要加到一起的数字的输入和多米诺多路复用器电路中的相加操作同步。
    • 17. 发明授权
    • Fast static CMOS adder
    • 快速静态CMOS加法器
    • US5471414A
    • 1995-11-28
    • US32607
    • 1993-03-17
    • Sudarshan KumarJashojiban Banik
    • Sudarshan KumarJashojiban Banik
    • G06F7/50G06F7/506G06F7/38
    • G06F7/506G06F7/507
    • An N-bit conditional sum adder comprised of a number of 2-bit adders coupled in series. The 2-bit adders have a sum generation circuit which computes two sum bits from two 2-bit inputs. Each sum bit is processed by a maximum of two multiplexers in series for factoring any carry-ins from preceding 2-bit adders, regardless of the total number of N bits to be added. A carry generation circuit generates two carry signals. The appropriate carry signal is selected for propagation by a multiplexer comprised of a number of p-n passgates. The two carry signals plus their complements are first buffered before being input to the multiplexer. The multiplexer outputs the appropriate carry signal and its complement to be input to a succeeding 2-bit adder and for controlling a succeeding multiplexer selection.
    • 一个N位条件和加法器,由多个串联耦合的2位加法器组成。 2位加法器具有和产生电路,它从两个2位输入端计算两个和位。 每个和位由最多两个串联的多路复用器进行处理,用于对来自先前的2位加法器的任何进位进行分解,而不管要添加的N位的总数。 进位发生电路产生两个进位信号。 选择适当的进位信号以由由多个p-n通孔组成的多路复用器进行传播。 在输入到多路复用器之前,首先缓冲两个进位信号及其补码。 多路复用器输出适当的进位信号及其补码以输入到后续的2位加法器,并用于控制后续的多路复用器选择。
    • 18. 发明授权
    • MOS adder with minimum pass gates in carry line
    • MOS加法器,在进位线上具有最小传递门
    • US4905180A
    • 1990-02-27
    • US286227
    • 1988-12-16
    • Sudarshan Kumar
    • Sudarshan Kumar
    • G06F7/50G06F7/506
    • G06F7/506G06F7/508
    • A metal-oxide-semiconductor (MOS) partitioned carry lookahead adder fabricated from a plurality of four bit slice blocks. Each block provides four sum signals and provides a block carry signal. The blocks are organized into groups of optimum size with logic in each group to generate a group propagate signals. Each block has a block carry line with a single transistor connected between the input and output terminals of the block. The blocks employ an intermediate carry circuit for computing sums in place of full adders. In addition, there is a main carry line with transistors controlled by the group propagate signals for a 32 bit adder, the maximum pass gate delay in the carry chain is three pass gates.
    • 由多个四位片块制造的金属氧化物半导体(MOS)分区进位前瞻加法器。 每个块提供四个和信号并提供块进位信号。 块被组织成最佳尺寸的组,每组中具有逻辑以产生组传播信号。 每个块具有块载入线,其中单个晶体管连接在块的输入和输出端子之间。 块使用中间携带电路来计算总和代替全加器。 另外,存在一个主输送线,晶体管由32位加法器的组传播信号控制,进位链中的最大通过门延迟是三通道。