会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 105. 发明授权
    • DRAM for storing data in pairs of cells
    • 用于将数据存储在单元格对中的DRAM
    • US06344990B1
    • 2002-02-05
    • US09652015
    • 2000-08-31
    • Masato MatsumiyaShinya FujiokaKimiaki SatohToru Miyabo
    • Masato MatsumiyaShinya FujiokaKimiaki SatohToru Miyabo
    • G11C506
    • G11C7/02G11C7/1042G11C7/18G11C11/406G11C11/4097G11C2211/4013
    • A memory circuit including a memory cell array. The memory cell array has a first word line group connected to a pair of memory cells associated with a first bit line pair including first and third bit lines, and a second word line group, connected to a pair of memory cells associated with a second bit line pair including second and fourth bit lines. First and second sense amplifier groups are positioned one on each side of the memory array, and are connected to the first and second bit line pair, respectively. When any word line of the first word line group is driven, the first sense amplifier group is activated to drive the first word line group in reverse phase, and the second sense amplifier group is kept in the inactive state to keep the second word line group at the precharge level.
    • 一种包括存储单元阵列的存储电路。 存储单元阵列具有连接到与包括第一和第三位线的第一位线对相关联的一对存储器单元的第一字线组,以及连接到与第二位相关联的一对存储器单元的第二字线组 包括第二和第四位线的线对。 第一和第二读出放大器组分别位于存储器阵列的每一侧上,并且分别连接到第一和第二位线对。 当驱动第一字线组的任何字线时,第一读出放大器组被激活以反相驱动第一字线组,并且第二读出放大器组保持在非活动状态以保持第二字线组 在预充电水平。
    • 106. 发明授权
    • Memory device with a plurality of common data buses
    • 具有多个公共数据总线的存储器件
    • US06333890B1
    • 2001-12-25
    • US09695302
    • 2000-10-25
    • Masahiro NiimiShinya FujiokaTadao AikawaYasuharu Sato
    • Masahiro NiimiShinya FujiokaTadao AikawaYasuharu Sato
    • G11C800
    • G11C7/106G11C7/1006G11C7/1051G11C7/1069G11C7/18G11C8/12G11C2207/108
    • According to an aspect of the present invention, a memory device having a plurality of banks carries out bank interleaving by use of a plurality of common data buses, the number of which is less than the number of the banks. The present invention enables the data to be read more rapidly while suppressing the increase of the chip area. According to the present invention, there is provided a memory device having a plurality of banks each including a plurality of memory cells, and reading or writing data from or into the memory cells in synchronism with a clock signal, the memory device comprising: a sense amplifier disposed on each of the plurality of banks, for amplifying data read from the memory cells; a plurality of common data buses shared by the plurality of banks, the number of the common data buses being less than the number of the banks; and a switching circuit disposed on each of the plurality of banks, for feeding or receiving data of the each bank to or from the plurality of common data buses; wherein read or write of data of the plurality of banks is made through successive selection of the plurality of common data buses by the switching circuit.
    • 根据本发明的一个方面,具有多个存储体的存储器件通过使用多个公共数据总线执行存储体交织,该数据总线的数量少于存储体的数量。 本发明能够在抑制芯片面积的增加的同时更快地读取数据。 根据本发明,提供了一种具有多个存储单元的存储器件,每个存储单元包括多个存储器单元,以及与时钟信号同步地从存储器单元读取或写入数据,所述存储器件包括:感测 放大器设置在所述多个存储体中的每一个上,用于放大从所述存储器单元读取的数据; 由所述多个银行共享的多个公用数据总线,所述公共数据总线的数量小于所述存储体的数量; 以及切换电路,其设置在所述多个存储体中的每一个上,用于向所述多个公共数据总线馈送或接收每个存储体的数据; 其中通过所述切换电路连续选择所述多个公用数据总线来进行所述多个存储体的数据的读取或写入。
    • 108. 发明授权
    • Step-up circuit using two frequencies
    • 升压电路使用两个频率
    • US6020781A
    • 2000-02-01
    • US932604
    • 1997-09-17
    • Shinya Fujioka
    • Shinya Fujioka
    • H01L27/04G11C11/407H01L21/822H02M3/07H03K3/03H03K17/00H03K17/06G05F1/10H03K3/02
    • H02M1/36H02M3/07H03K17/063H03K2217/0036H03K3/03
    • A step-up circuit includes a selection control circuit 50 for activating a start/stop signal STP by detecting an external power-supply voltage Vcc, which is stable at 3.3 V, to reach 2.0 V or more, a ring oscillator circuit 30 for generating and outputting a clock of a high frequency Fs when the start/stop signal STP is inactive, a ring oscillator circuit 10 for generating a clock of a low frequency fo, a selection circuit 40 for selecting the output of the oscillator 30 when the start/stop signal STP is inactive and for selecting the output of the oscillator 10 when the start/stop signal is active, and a charging pump circuit 20 driven by the clocks. High frequency Fs is initially used to quickly bring an output voltage up to a desired operating level and low frequency fo is used, in order to conserve power, to maintain the operating level once a predetermined level of the external power supply voltage Vcc has been reached in order to conserve power.
    • 升压电路包括:选择控制电路50,用于通过检测稳定在3.3V的外部电源电压Vcc达到2.0V以上来启动启动/停止信号STP;环形振荡器电路30,用于产生 并且当启动/停止信号STP不活动时,输出高频Fs的时钟;用于产生低频率fo的时钟的环形振荡器电路10;选择电路40,用于当起动/停止信号STP不起动时选择振荡器30的输出; 停止信号STP不活动,并且用于当启动/停止信号有效时选择振荡器10的输出,以及由时钟驱动的充电泵电路20。 最初使用高频率Fs来将输出电压快速地提高到期望的工作电平并且使用低频率fo以便节省电力,以便在达到外部电源电压Vcc的预定电平达到之后保持工作电平 以节省电力。