会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 92. 发明申请
    • SIMULTANEOUSLY FORMING HIGH-SPEED AND LOW-POWER MEMORY DEVICES ON A SINGLE SUBSTRATE
    • 同时在单个基板上同时形成高速和低功耗存储器件
    • US20080160713A1
    • 2008-07-03
    • US11617960
    • 2006-12-29
    • Kangguo ChengRamachandra DivakaruniCarl J. Radens
    • Kangguo ChengRamachandra DivakaruniCarl J. Radens
    • H01L21/28
    • H01L27/1203H01L27/0733H01L27/1207H01L29/945
    • A method patterns a trench mask over both SOI regions and bulk silicon regions of a single substrate. Next, the SOI regions and the bulk silicon regions are simultaneously etched through the trench mask to form trenches in the SOI regions and the bulk silicon regions. In such processing the buried insulating layer in SOI regions causes trenches within the SOI regions to be less deep (more shallow) than trenches in the bulk silicon regions (which are deeper or less shallow). After the trenches are formed, the method completes the process by forming capacitors in the trenches. More specifically, the method simultaneously lines all of the trenches with an insulator and simultaneously fills all of the trenches with a conductor to form capacitors in the trenches. The capacitors within the SOI regions have a lower capacitance that the capacitors within the SOI regions.
    • 一种方法在单个衬底的SOI区域和体硅区域上形成沟槽掩模。 接下来,通过沟槽掩模同时蚀刻SOI区域和体硅区域,以在SOI区域和体硅区域中形成沟槽。 在这种处理中,SOI区域中的掩埋绝缘层使得SOI区域内的沟槽比体硅区域(更深或更浅)中的沟槽更深(更浅)。 在沟槽形成之后,该方法通过在沟槽中形成电容器来完成该工艺。 更具体地,该方法同时用绝缘体对所有沟槽进行排列,同时用导体填充所有沟槽,以在沟槽中形成电容器。 SOI区域内的电容器具有较低的电容,即SOI区域内的电容器。
    • 95. 发明申请
    • TRENCH PHOTODETECTOR
    • US20070222015A1
    • 2007-09-27
    • US11750423
    • 2007-05-18
    • Kangguo ChengRamachandra DivakaruniCarl Radens
    • Kangguo ChengRamachandra DivakaruniCarl Radens
    • H01L31/0352
    • H01L31/105H01L31/03529H01L31/1804Y02E10/547Y02P70/521
    • Trench type PIN photodetectors are formed by etching two sets of trenches simultaneously in a semiconductor substrate, the wide trenches having a width more than twice as great as the narrow trenches by a process margin; conformally filling both types of trenches with a sacrificial material doped with a first dopant and having a first thickness slightly greater than one half the width of the narrow trenches, so that the wide trenches have a remaining central aperture; stripping the sacrificial material from the wide trenches in an etch that removes a first thickness, thereby emptying the wide trenches; a) filling the wide trenches with a second sacrificial material of opposite polarity; or b) doping the wide trenches from the ambient such as by gas phase doping, plasma doping, ion implantation, liquid phase doping, infusion doping and plasma immersion ion implantation; diffusing the dopants into the substrate, forming p and n regions of the PIN diode; removing the first and the second sacrificial materials, and filling both the wide and the narrow sets of trenches with the same conductive material in contact with the diffused p and n regions.
    • 通过在半导体衬底中同时蚀刻两组沟槽形成沟槽型PIN光电检测器,宽沟槽的宽度是窄沟槽的两倍以上的加工余量; 用掺杂有第一掺杂剂的牺牲材料保形地填充两种类型的沟槽,并且具有略大于窄沟槽宽度的一半的第一厚度,使得宽沟槽具有剩余的中心孔径; 在去除第一厚度的蚀刻中从宽的沟槽剥离牺牲材料,从而排空宽的沟槽; a)用相反极性的第二牺牲材料填充宽的沟槽; 或b)通过气相掺杂,等离子体掺杂,离子注入,液相掺杂,浸渍掺杂和等离子体浸入离子注入等方式,从环境中掺杂宽沟槽; 将掺杂剂扩散到衬底中,形成PIN二极管的p区和n区; 去除第一和第二牺牲材料,并用与扩散的p和n区域接触的相同导电材料填充宽和窄的沟槽组。
    • 99. 发明授权
    • SOI device with different crystallographic orientations
    • 具有不同晶体取向的SOI器件
    • US07132324B2
    • 2006-11-07
    • US10905002
    • 2004-12-09
    • Kangguo ChengRamachandra DivakaruniCarl J. Radens
    • Kangguo ChengRamachandra DivakaruniCarl J. Radens
    • H01L21/8242H01L21/20
    • H01L29/78642H01L27/10864H01L27/1087
    • A method of forming a memory cell having a trench capacitor and a vertical transistor in a semiconductor substrate includes a step of providing a bonded semiconductor wafer having a lower substrate with an [010] axis parallel to a first wafer axis and an upper semiconductor layer having an [010] axis oriented at forty-five degrees with respect to the wafer axis, the two being connected by a layer of bonding insulator; etching a trench through the upper layer and lower substrate; enlarging the lower portion of the trench and converting the cross section of the upper portion of the trench from octagonal to rectangular, so that sensitivity to alignment errors between the trench lithography and the active area lithography is reduced. An alternative version employs a bonded semiconductor wafer having a lower substrate formed from a (111) crystal structure and the same upper portion. Applications include a vertical transistor that becomes insensitive to misalignment between the trench and the lithographic pattern for the active area, in particular a DRAM cell with a vertical transistor.
    • 在半导体衬底中形成具有沟槽电容器和垂直晶体管的存储单元的方法包括提供具有平行于第一晶片轴的[010]轴的下基板的接合半导体晶片的步骤,以及具有 相对于晶片轴线定向成四十五度的[010]轴,两者通过一层粘合绝缘体连接; 蚀刻通过上层和下衬底的沟槽; 扩大沟槽的下部并将沟槽的上部的横截面从八边形转换为矩形,从而降低对沟槽光刻和有源区光刻之间对准误差的敏感性。 替代方案采用具有由(111)晶体结构和相同上部形成的下基板的键合半导体晶片。 应用包括对于有源区域,特别是具有垂直晶体管的DRAM单元对沟槽和光刻图案之间的未对准变得不敏感的垂直晶体管。