会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Pipelined analog-to-digital converter with dedicated clock cycle for quantization
    • 具有用于量化的专用时钟周期的流水线模数转换器
    • US08730073B1
    • 2014-05-20
    • US13738557
    • 2013-01-10
    • Broadcom Corporation
    • Tao WangChun-Ying ChenJiangfeng Wu
    • H03M1/00
    • H03M1/1215H03M1/167
    • A method for digitizing an analog signal through a pipelined analog-to-digital converter (ADC) may include pipelining a sample sub-stage, a quantization sub-stage and an amplification sub-stage to an ADC lane. Within a first of multiple pipelined stages, clock phases may be assigned to the ADC lane, including a sample clock phase, a quantization clock phase, and an amplification clock phase such that the quantization clock phase is non-overlapping with the sample clock phase and the amplification clock phase. The non-overlapping feature may be facilitated by generating multiple reference clock phases for the sub-stages of multiple ADC lanes, and interleaving assignment of the sample clock phase, the quantization clock phase, and the amplification clock phase to the reference clock phases among the multiple lanes.
    • 通过流水线模数转换器(ADC)对模拟信号进行数字化的方法可以包括将样本子级,量子化级和放大级分别流水线到ADC通道。 在多个流水线阶段的第一阶段中,可以将时钟相位分配给ADC通道,包括采样时钟相位,量化时钟相位和放大时钟相位,使得量化时钟相位与采样时钟相位不重叠, 放大时钟相位。 可以通过为多个ADC通道的子级产生多个参考时钟相位并且将采样时钟相位,量化时钟相位和放大时钟相位的分配交织到参考时钟相位中,从而促进非重叠特征 多条车道。