会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Terminating resistance adjusting method, semiconductor integrated circuit and semiconductor device
    • 终端电阻调节方法,半导体集成电路和半导体器件
    • US07639038B2
    • 2009-12-29
    • US11485396
    • 2006-07-13
    • Yutaka NemotoYoshimasa OgawaMiki YanagawaMakoto Koga
    • Yutaka NemotoYoshimasa OgawaMiki YanagawaMakoto Koga
    • H03K17/16H03K19/003
    • H04L25/0298
    • A terminal resistance adjusting method adjusts a terminating resistance within a semiconductor integrated circuit. The method includes obtaining a comparison result by comparing a reference voltage and a voltage of a first node that is coupled to a first voltage via a current supply circuit, the first voltage being one of a power supply voltage and a ground voltage, controlling a monitoring resistor part which has a plurality of first resistors when making a calibration, so as to selectively couple the first resistors in parallel between the first node and a second voltage based on the comparison result, the second voltage being the other of the power supply voltage and the ground voltage, and controlling a terminating resistor part which has a plurality of second resistors when controlling the terminating resistance of the terminating part, so as to selectively couple the second resistors in parallel between a second node and the second voltage based on the comparison result similarly to the first resistors of the monitoring resistor part.
    • 终端电阻调整方法调整半导体集成电路内的终端电阻。 该方法包括通过比较经由电流供应电路耦合到第一电压的第一节点的参考电压和电压,第一电压是电源电压和接地电压之一来获得比较结果,控制监视 电阻部分,当进行校准时具有多个第一电阻器,以便基于比较结果选择性地将第一电阻并联在第一节点和第二电压之间,第二电压是电源电压的另一个, 接地电压,并且当控制终端部分的终止电阻时控制具有多个第二电阻器的终端电阻器部分,以便基于比较结果选择性地将第二电阻并联连接在第二节点和第二电压之间 类似于监控电阻器部分的第一个电阻。
    • 2. 发明申请
    • Terminating resistance adjusting method, semiconductor integrated circuit and semiconductor device
    • 终端电阻调节方法,半导体集成电路和半导体器件
    • US20070216441A1
    • 2007-09-20
    • US11485396
    • 2006-07-13
    • Yutaka NemotoYoshimasa OgawaMiki YanagawaMakoto Koga
    • Yutaka NemotoYoshimasa OgawaMiki YanagawaMakoto Koga
    • H03K19/003
    • H04L25/0298
    • A terminal resistance adjusting method adjusts a terminating resistance within a semiconductor integrated circuit. The method includes obtaining a comparison result by comparing a reference voltage and a voltage of a first node that is coupled to a first voltage via a current supply circuit, the first voltage being one of a power supply voltage and a ground voltage, controlling a monitoring resistor part which has a plurality of first resistors when making a calibration, so as to selectively couple the first resistors in parallel between the first node and a second voltage based on the comparison result, the second voltage being the other of the power supply voltage and the ground voltage, and controlling a terminating resistor part which has a plurality of second resistors when controlling the terminating resistance of the terminating part, so as to selectively couple the second resistors in parallel between a second node and the second voltage based on the comparison result similarly to the first resistors of the monitoring resistor part.
    • 终端电阻调整方法调整半导体集成电路内的终端电阻。 该方法包括通过比较经由电流供应电路耦合到第一电压的第一节点的参考电压和电压,第一电压是电源电压和接地电压之一来获得比较结果,控制监视 电阻部分,当进行校准时具有多个第一电阻器,以便基于比较结果选择性地将第一电阻并联在第一节点和第二电压之间,第二电压是电源电压的另一个, 接地电压,并且当控制终端部分的终止电阻时控制具有多个第二电阻器的终端电阻器部分,以便基于比较结果选择性地将第二电阻并联连接在第二节点和第二电压之间 类似于监控电阻器部分的第一个电阻。
    • 4. 发明授权
    • Semiconductor storage device capable of fast writing operation
    • 能够快速写入操作的半导体存储装置
    • US5936897A
    • 1999-08-10
    • US48996
    • 1998-03-27
    • Makoto Koga
    • Makoto Koga
    • G11C11/409G11C7/06G11C7/10G11C7/22G11C16/06G11C7/00
    • G11C7/1048G11C7/065G11C7/22
    • The present invention relates to a memory device including a sense amplifier for driving bit line pair and write amplifier for driving data bus line connecting to the bit line pair. According to the present invention, when the column gates are opened and the sense amplifiers are connected to the data bus amplifiers via the data bus pair, one sense amplifier circuit portion of each sense amplifier is deactivated and the conflicts which arise from the operation of the write amplifiers in the data bus amplifiers and of the sense amplifiers can be avoided, and the writing operation can be performed at a high speed. In addition, the control of the sense amplifiers need not be changed either for the reading process or for the writing process, and the writing speed can be increased without the reading being affected.
    • 本发明涉及包括用于驱动位线对的读出放大器和用于驱动连接到位线对的数据总线的写放大器的存储器件。 根据本发明,当列门打开并且读出放大器经由数据总线对连接到数据总线放大器时,每个读出放大器的一个读出放大器电路部分被去激活,并且由于操作引起的冲突 可以避免数据总线放大器和读出放大器中的写放大器,并且可以高速执行写入操作。 此外,对于读取处理或写入处理,读出放大器的控制不需要改变,并且可以在不影响读取的情况下增加写入速度。
    • 6. 发明授权
    • Serial/parallel converter
    • US06373414B1
    • 2002-04-16
    • US09947503
    • 2001-09-07
    • Makoto KogaYoshinori Okajima
    • Makoto KogaYoshinori Okajima
    • H03M900
    • According to the present invention, a serial/parallel converter, which outputs, with the same phase and in parallel, a plurality of data sets input serially in synchronization with an input clock, comprises: at least two input latch flip-flops for latching the plurality of input data sets in synchronization with the input clock; a pulse generator for generating a plurality of latch clocks synchronously with timings at which the plurality of data sets are held by the input latch flip-flops; a plurality of holding flip-flips for latching in order the plurality of data sets held by the input latch flip-flops in accordance with the plurality of latch clocks; and a plurality of output latch flip-flops for, in accordance with the last latch clock synchronous with when the last data set of the plurality of data sets is held by the input latch flip-flops, latching in parallel the plurality of data sets held by the holding flip-flops and the last data set by the input latch flip-flops.
    • 8. 发明授权
    • Serial/parallel converter
    • US06339387B1
    • 2002-01-15
    • US09583232
    • 2000-05-31
    • Makoto Koga
    • Makoto Koga
    • H03M900
    • H03M9/00
    • According to the present invention, a serial/parallel converter, which outputs, with the same phase and in parallel, a plurality of data sets input serially in synchronization with an input clock, comprises: at least two input latch flip-flops for latching the plurality of input data sets in synchronization with the input clock; a pulse generator for generating a plurality of latch clocks synchronously with timings at which the plurality of data sets are held by the input latch flip-flops; a plurality of holding flip-flips for latching in order the plurality of data sets held by the input latch flip-flops in accordance with the plurality of latch clocks; and a plurality of output latch flip-flops for, in accordance with the last latch clock synchronous with when the last data set of the plurality of data sets is held by the input latch flip-flops, latching in parallel the plurality of data sets held by the holding flip-flops and the last data set by the input latch flip-flops.