会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Non-volatile memory device
    • 非易失性存储器件
    • US07259989B2
    • 2007-08-21
    • US11204316
    • 2005-08-16
    • Masayuki ToyamaTokuzo Kiyohara
    • Masayuki ToyamaTokuzo Kiyohara
    • G11C16/04
    • G11C16/20G11C7/1015G11C7/1045G11C16/06
    • A non-volatile memory device is disclosed that can reduce the time required for the initialization process. A non-volatile memory device includes a non-volatile memory array having a plurality of pages. Each page includes a plurality of non-volatile memory cells, a first region for storing data, and a second region for storing control data that is associated with the data of the first region. The non-volatile memory device further includes a read out unit for reading out data from the pages, and a data buffer for temporarily storing data that has been read out from the pages by the read out unit. When reading out the control data, the read out unit reads out the second regions, across a plurality of pages, at one time.
    • 公开了可以减少初始化过程所需时间的非易失性存储器件。 非易失性存储器件包括具有多页的非易失性存储器阵列。 每个页面包括多个非易失性存储器单元,用于存储数据的第一区域和用于存储与第一区域的数据相关联的控制数据的第二区域。 非易失性存储装置还包括用于从页面读出数据的读出单元和用于临时存储由读出单元从页面读出的数据的数据缓冲器。 当读出控制数据时,读出单元一次读出多个页面中的第二区域。
    • 2. 发明申请
    • Non-volatile memory device
    • 非易失性存储器件
    • US20060050593A1
    • 2006-03-09
    • US11204316
    • 2005-08-16
    • Masayuki ToyamaTokuzo Kiyohara
    • Masayuki ToyamaTokuzo Kiyohara
    • G11C8/00
    • G11C16/20G11C7/1015G11C7/1045G11C16/06
    • A non-volatile memory device is disclosed that can reduce the time required for the initialization process. A non-volatile memory device includes a non-volatile memory array having a plurality of pages. Each page includes a plurality of non-volatile memory cells, a first region for storing data, and a second region for storing control data that is associated with the data of the first region. The non-volatile memory device further includes a read out unit for reading out data from the pages, and a data buffer for temporarily storing data that has been read out from the pages by the read out unit. When reading out the control data, the read out unit reads out the second regions, across a plurality of pages, at one time.
    • 公开了可以减少初始化过程所需时间的非易失性存储器件。 非易失性存储器件包括具有多页的非易失性存储器阵列。 每个页面包括多个非易失性存储器单元,用于存储数据的第一区域和用于存储与第一区域的数据相关联的控制数据的第二区域。 非易失性存储装置还包括用于从页面读出数据的读出单元和用于临时存储由读出单元从页面读出的数据的数据缓冲器。 当读出控制数据时,读出单元一次读出多个页面中的第二区域。
    • 4. 发明授权
    • Processor capable of reconfiguring a logical circuit
    • 能够重新配置逻辑电路的处理器
    • US07926055B2
    • 2011-04-12
    • US11574359
    • 2006-04-12
    • Hiroyuki MorishitaTakashi HashimotoTokuzo Kiyohara
    • Hiroyuki MorishitaTakashi HashimotoTokuzo Kiyohara
    • G06F9/46
    • G06F15/7867G06F9/30076G06F9/3851G06F9/3867G06F9/3885G06F9/3897
    • The present invention provides a processor that cyclically executes a plurality of threads in accordance with an execution time allocated to each of the threads, comprising a reconfigurable integrated circuit. The processor stores circuit configuration information sets respectively corresponding to the plurality of threads, reconfigures a part of the integrated circuit based on the circuit configuration information sets, and sequentially executes each thread using the integrated circuit that has been reconfigured based on one of the configuration information sets that corresponds to the thread. While executing a given thread, the processor selects a thread to be executed next, and reconfigures a part of the integrated circuit where is not currently used for execution of the given thread, based on a circuit configuration information set corresponding to the selected thread.
    • 本发明提供了一种根据分配给每个线程的执行时间循环地执行多个线程的处理器,包括可重构集成电路。 处理器存储分别对应于多个线程的电路配置信息集合,基于电路配置信息集重配置集成电路的一部分,并且使用基于配置信息之一重新配置的集成电路来顺序地执行每个线程 设置对应于线程。 在执行给定的线程的同时,处理器根据与所选择的线程对应的电路配置信息,选择要执行的线程,并重新配置当前不用于执行给定线程的集成电路的一部分。