会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Semiconductor device having MISFETs
    • 具有MISFET的半导体器件
    • US06376879B2
    • 2002-04-23
    • US09327517
    • 1999-06-08
    • Seiichi MoriToshiharu WatanabeMasataka TakebuchiKazuaki Isobe
    • Seiichi MoriToshiharu WatanabeMasataka TakebuchiKazuaki Isobe
    • H01L2978
    • H01L21/76897H01L21/823425H01L27/10873H01L27/10894
    • A first side-wall film is formed on the sides of a gate electrode of a high-voltage transistor, and a second side-wall film is provided on the first side-wall film. The first side-wall film has an etching rate lower that of a pre-metal dielectric, and the second side-wall film has an etching rate substantially equal to that of the of the pre-metal dielectric. The LDD of the high-voltage transistor is provided in that part of the semiconductor substrate which lies right below the first and second side-wall films. The source/drain diffusion layer of the high-voltage transistor is formed in that part of the substrate which is outside the second side-wall film. A first side-wall film having an etching rate lower than that of the pre-metal dielectric and/or a second side-wall film having an etching rate substantially equal to that of the pre-metal dielectric are provided on the sides of the gate electrode of the low voltage transistor. The LDD of the low voltage transistor is provided in that part of the substrate which lies right below the first side-wall film. The drain/source diffusion layer of the low voltage transistor is provided in two continuous parts of the substrate which lie, respectively, right below and outside the second side-wall film.
    • 第一侧壁膜形成在高电压晶体管的栅电极的侧面上,第二侧壁膜设置在第一侧壁膜上。 第一侧壁膜的蚀刻速率低于预金属电介质的蚀刻速率,并且第二侧壁膜的蚀刻速率基本上等于前金属电介质的蚀刻速率。 高压晶体管的LDD设置在半导体衬底的位于第一和第二侧壁膜正下方的部分中。 高压晶体管的源极/漏极扩散层形成在第二侧壁膜外侧的基板的那部分。 蚀刻速度低于预金属电介质的蚀刻速率的第一侧壁膜和/或具有与前金属电介质基本上相同的蚀刻速率的第二侧壁膜设置在栅极的侧面 低压晶体管的电极。 低压晶体管的LDD设置在基板的位于第一侧壁膜正下方的部分。 低压晶体管的漏极/源极扩散层设置在分别位于第二侧壁膜的正下方和外侧的基板的两个连续部分中。
    • 8. 发明授权
    • Semiconductor device having MISFETs
    • 具有MISFET的半导体器件
    • US06900086B2
    • 2005-05-31
    • US10435380
    • 2003-05-12
    • Seiichi MoriToshiharu WatanabeMasataka TakebuchiKazuaki Isobe
    • Seiichi MoriToshiharu WatanabeMasataka TakebuchiKazuaki Isobe
    • H01L21/60H01L21/8234H01L21/8242H01L21/8238
    • H01L21/76897H01L21/823425H01L27/10873H01L27/10894
    • A first side-wall film is formed on the sides of a gate electrode of a high-voltage transistor, and a second side-wall film is provided on the first side-wall film. The first side-wall film has an etching rate lower that of a pre-metal dielectric, and the second side-wall film has an etching rate substantially equal to that of the of the pre-metal dielectric. The LDD of the high-voltage transistor is provided in that part of the semiconductor substrate which lies right below the first and second side-wall films. The source/drain diffusion layer of the high-voltage transistor is formed in that part of the substrate which is outside the second side-wall film. A first side-wall film having an etching rate lower than that of the pre-metal dielectric and/or a second side-wall film having an etching rate substantially equal to that of the pre-metal dielectric are provided on the sides of the gate electrode of the low voltage transistor. The LDD of the low voltage transistor is provided in that part of the substrate which lies right below the first side-wall film. The drain/source diffusion layer of the low voltage transistor is provided in two continuous parts of the substrate which lie, respectively, right below and outside the second side-wall film.
    • 第一侧壁膜形成在高电压晶体管的栅电极的侧面上,第二侧壁膜设置在第一侧壁膜上。 第一侧壁膜的蚀刻速率低于预金属电介质的蚀刻速率,并且第二侧壁膜的蚀刻速率基本上等于前金属电介质的蚀刻速率。 高压晶体管的LDD设置在半导体衬底的位于第一和第二侧壁膜正下方的部分中。 高压晶体管的源极/漏极扩散层形成在第二侧壁膜外侧的基板的那部分。 蚀刻速度低于预金属电介质的蚀刻速率的第一侧壁膜和/或具有与前金属电介质基本上相同的蚀刻速率的第二侧壁膜设置在栅极的侧面 低压晶体管的电极。 低压晶体管的LDD设置在基板的位于第一侧壁膜正下方的部分。 低压晶体管的漏极/源极扩散层设置在分别位于第二侧壁膜的正下方和外侧的基板的两个连续部分中。
    • 9. 发明授权
    • MOS gate structure semiconductor device
    • MOS栅结构半导体器件
    • US6018195A
    • 2000-01-25
    • US834863
    • 1997-04-10
    • Masataka Takebuchi
    • Masataka Takebuchi
    • H01L29/41H01L21/3205H01L21/768H01L21/8247H01L23/485H01L27/115H01L29/78H01L29/788H01L29/792H01L23/48H01L29/40
    • H01L23/485H01L21/76895H01L27/115H01L2924/0002
    • A high-speed and highly-integrated semiconductor device and a producing method thereof, which can reduce resistance between a gate electrode and a wiring layer on the gate electrode and can make an element minute, are provided. The gate electrodes on a semiconductor substrate, diffusion layers formed in a surface region of the semiconductor substrate, buried electrodes formed on the semiconductor substrate so as to be connected to the diffusion layers respectively, an interlayer insulating film buried in spaces between the gate electrodes and in spaces between the gate electrodes and the buried electrodes, and wiring layers formed so as to be connected to the gate electrodes or to the buried electrodes are provided. A height of surfaces of the gate electrodes, a height of surfaces of the buried electrodes and a height of a surface of the interlayer insulating film are equal, and the surfaces of the gate electrodes, the buried electrodes and the interlayer insulating film form a plane. The wiring layers formed on the plane so as to be directly connected to the surfaces of the gate electrodes and the buried electrodes.
    • 提供了可以降低栅极电极和栅电极上的布线层之间的电阻并且可以使元件微小的高速且高度集成的半导体器件及其制造方法。 半导体衬底上的栅极电极,形成在半导体衬底的表面区域中的扩散层,形成在半导体衬底上的埋入电极分别连接到扩散层,掩埋在栅电极之间的空间中的层间绝缘膜和 在栅极电极和埋入电极之间的空间中,设置与栅极电极或埋入电极连接形成的布线层。 栅电极的表面的高度,埋入电极的表面的高度和层间绝缘膜的表面的高度相等,并且栅电极,埋电极和层间绝缘膜的表面形成平面 。 在平面上形成的布线层直接连接到栅电极和埋电极的表面。