会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 64. 发明授权
    • Differential delay cell with common delay control and power supply
    • 具有通用延迟控制和电源的差分延迟单元
    • US06351191B1
    • 2002-02-26
    • US09584565
    • 2000-05-31
    • Rajendran NairStephen R. Mooney
    • Rajendran NairStephen R. Mooney
    • H03B524
    • H03B5/24H03K3/011H03K3/0231H03K5/133H03K2005/00032H03K2005/00208H03L7/0995
    • A differential delay cell includes load transistors and a current source transistor biased linearly. The delay control input of the differential delay cell is also the power supply input such that when the power supply voltage changes, the delay in the differential delay cell changes. The resistance presented by the load transistors changes as a function of the power supply voltage, as does the current sourced by the variable current source. The combination of changing resistance and changing current as the power supply voltage changes results in a substantially constant output voltage swing. A ring of differential delay cells is included in a voltage controlled oscillator, which is in turn included in a phase lock loop. The phase lock loop has a wide loop bandwidth and the voltage controlled oscillator has a good power supply rejection ratio.
    • 差分延迟单元包括负载晶体管和线性偏置的电流源晶体管。 差分延迟单元的延迟控制输入也是电源输入,使得当电源电压变化时,差分延迟单元中的延迟变化。 由负载晶体管提供的电阻随着电源电压的变化而变化,与可变电流源的电流一样。 随着电源电压变化,电阻变化和电流变化的组合导致基本恒定的输出电压摆幅。 差分延迟单元的环包括在压控振荡器中,其又包括在锁相环中。 锁相环具有宽环路带宽,压控振荡器具有良好的电源抑制比。
    • 65. 发明授权
    • On-chip observability buffer to observer bus traffic
    • 观察员总线流量的片上可观察性缓冲区
    • US07171510B2
    • 2007-01-30
    • US09752880
    • 2000-12-28
    • Matthew B. HaycockShekhar Y. BorkarStephen R. MooneyAaron K. MartinJoseph T. Kennedy
    • Matthew B. HaycockShekhar Y. BorkarStephen R. MooneyAaron K. MartinJoseph T. Kennedy
    • G06F13/36G06F13/14G06F11/00G01R31/00G01R31/14
    • G06F11/221
    • The invention provides, in an embodiment, an apparatus, method and means for unintrusively observing, echoing and reading signals transmitted by one of a bus and wireless communication, without disturbing electrical properties of the bus, without adding bus latency, and without adding signal discontinuities. In an aspect, a buffer having a trigger is coupled with a component that connects to a memory bus, the buffer echoes signals to an observability port, and a diagnostic device reads the echoed signals. In an aspect, the bus is one of a simultaneous bi-directional (SBD) bus having ternary logic levels, a single ended bus, a differential bus, an optically coupled bus, a chipset bus, a frontside bus, an input/output (I/O) bus, a peripheral component interface (PCI) bus, and an industry standard architecture (ISA) bus. In an aspect, the buffer echoes bus signals having frequencies between 500 MHz. and 5 GHz. In an aspect, the buffer echoes bus signals having frequencies of at least 5 GHz.
    • 本发明在一个实施例中提供了一种用于非干涉地观察,回送和读取由总线和无线通信之一发送的信号而不干扰总线的电气特性而不增加总线等待时间并且不增加信号不连续性的装置,方法和装置 。 在一方面,具有触发器的缓冲器与连接到存储器总线的部件耦合,缓冲器将信号回送到可观测端口,并且诊断装置读取回送信号。 一方面,总线是具有三元逻辑电平的同时双向(SBD)总线之一,单端总线,差分总线,光耦合总线,芯片组总线,前端总线,输入/输出( I / O)总线,外设组件接口(PCI)总线和工业标准架构(ISA)总线。 在一个方面,缓冲器回波频率在500MHz之间的总线信号。 和5 GHz。 在一方面,缓冲器响应具有至少5GHz频率的总线信号。