会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 48. 发明申请
    • Memory Cells, Memory Cell Arrays, Methods of Using and Methods of Making
    • 记忆单元,记忆单元阵列,使用方法和制作方法
    • US20140117299A1
    • 2014-05-01
    • US14148373
    • 2014-01-06
    • Yuniarto Widjaja
    • Yuniarto Widjaja
    • H01L45/00
    • G11C11/4026G11C11/404G11C11/4074G11C11/56G11C13/0002G11C13/0004G11C13/0007G11C13/003G11C13/0038G11C13/0097G11C14/0018G11C14/0045G11C16/0416G11C2211/4016G11C2213/76G11C2213/79H01L27/1023H01L27/1052H01L27/10802H01L27/24H01L29/66825H01L29/66833H01L29/7841H01L29/7881H01L45/06H01L45/144H01L45/145
    • A semiconductor memory cell and arrays of memory cells are provided In at least one embodiment, a memory cell includes a substrate having a top surface, the substrate having a first conductivity type selected from a p-type conductivity type and an n-type conductivity type; a first region having a second conductivity type selected from the p-type and n-type conductivity types, the second conductivity type being different from the first conductivity type, the first region being formed in the substrate and exposed at the top surface; a second region having the second conductivity type, the second region being formed in the substrate, spaced apart from the first region and exposed at the top surface; a buried layer in the substrate below the first and second regions, spaced apart from the first and second regions and having the second conductivity type; a body region formed between the first and second regions and the buried layer, the body region having the first conductivity type; a gate positioned between the first and second regions and above the top surface; and a nonvolatile memory configured to store data upon transfer from the body region.
    • 提供半导体存储单元和存储单元阵列在至少一个实施例中,存储单元包括具有顶表面的衬底,该衬底具有选自p型导电类型和n型导电类型的第一导电类型 ; 具有选自p型和n型导电类型的第二导电类型的第一区域,所述第二导电类型不同于所述第一导电类型,所述第一区域形成在所述基板中并暴露在所述顶表面处; 具有第二导电类型的第二区域,第二区域形成在基板中,与第一区域间隔开并暴露在顶表面处; 位于第一和第二区域下方的衬底中的与第一和第二区域间隔开并且具有第二导电类型的掩埋层; 形成在所述第一和第二区域与所述掩埋层之间的体区,所述体区具有第一导电类型; 位于第一和第二区域之间并位于顶部表面之上的门; 以及非易失性存储器,被配置为在从身体区域传送时存储数据。
    • 50. 发明授权
    • Memory cells, memory cell arrays, methods of using and methods of making
    • 存储单元,存储单元阵列,使用方法和制作方法
    • US08194451B2
    • 2012-06-05
    • US12552903
    • 2009-09-02
    • Yuniarto Widjaja
    • Yuniarto Widjaja
    • G11C14/00
    • G11C11/4026G11C11/404G11C11/4074G11C11/56G11C13/0002G11C13/0004G11C13/0007G11C13/003G11C13/0038G11C13/0097G11C14/0018G11C14/0045G11C16/0416G11C2211/4016G11C2213/76G11C2213/79H01L27/1023H01L27/1052H01L27/10802H01L27/24H01L29/66825H01L29/66833H01L29/7841H01L29/7881H01L45/06H01L45/144H01L45/145
    • A semiconductor memory cell and arrays of memory cells are provided In at least one embodiment, a memory cell includes a substrate having a top surface, the substrate having a first conductivity type selected from a p-type conductivity type and an n-type conductivity type; a first region having a second conductivity type selected from the p-type and n-type conductivity types, the second conductivity type being different from the first conductivity type, the first region being formed in the substrate and exposed at the top surface; a second region having the second conductivity type, the second region being formed in the substrate, spaced apart from the first region and exposed at the top surface; a buried layer in the substrate below the first and second regions, spaced apart from the first and second regions and having the second conductivity type; a body region formed between the first and second regions and the buried layer, the body region having the first conductivity type; a gate positioned between the first and second regions and above the top surface; and a nonvolatile memory configured to store data upon transfer from the body region.
    • 提供半导体存储单元和存储单元阵列在至少一个实施例中,存储单元包括具有顶表面的衬底,该衬底具有选自p型导电类型和n型导电类型的第一导电类型 ; 具有选自p型和n型导电类型的第二导电类型的第一区域,所述第二导电类型不同于所述第一导电类型,所述第一区域形成在所述基板中并暴露在所述顶表面处; 具有第二导电类型的第二区域,第二区域形成在基板中,与第一区域间隔开并暴露在顶表面处; 位于第一和第二区域下方的衬底中的与第一和第二区域间隔开并且具有第二导电类型的掩埋层; 形成在所述第一和第二区域与所述掩埋层之间的体区,所述体区具有第一导电类型; 位于第一和第二区域之间并位于顶部表面之上的门; 以及非易失性存储器,被配置为在从身体区域传送时存储数据。