会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 31. 发明授权
    • Current mode bidirectional port with data channel used for synchronization
    • 电流模式双向端口,数据通道用于同步
    • US06597198B2
    • 2003-07-22
    • US09972327
    • 2001-10-05
    • Matthew B. HaycockStephen R. MooneyAaron K. Martin
    • Matthew B. HaycockStephen R. MooneyAaron K. Martin
    • H03K190175
    • H04L25/45H03K19/018592H04L7/0004
    • A simultaneous bidirectional port coupled to a bus combines a synchronization circuit and a data transceiver circuit. The combination data and synchronization transceiver circuit synchronizes the port with another simultaneous bidirectional port coupled to the same bus. The combination data and synchronization transceiver circuit includes a driver with a variable output current and a variable output resistance. Prior to synchronization, the driver has a low output current and low output resistance. When the simultaneous bidirectional port is ready to communicate, the variable output resistance is increased. When both simultaneous bidirectional ports are ready, the variable output resistance is set to properly terminate the line, and the variable output current is set to provide a desired voltage swing.
    • 耦合到总线的同时双向端口组合同步电路和数据收发器电路。 组合数据和同步收发器电路将端口与耦合到同一总线的另一个同时双向端口同步。 组合数据和同步收发器电路包括具有可变输出电流和可变输出电阻的驱动器。 在同步之前,驱动器具有低输出电流和低输出电阻。 当同时双向端口准备通信时,可变输出电阻增加。 当两个同时双向端口准备就绪时,可变输出电阻被设置为适当地终止线路,并且可变输出电流被设置为提供期望的电压摆幅。
    • 34. 发明授权
    • On-chip observability buffer to observer bus traffic
    • 观察员总线流量的片上可观察性缓冲区
    • US07171510B2
    • 2007-01-30
    • US09752880
    • 2000-12-28
    • Matthew B. HaycockShekhar Y. BorkarStephen R. MooneyAaron K. MartinJoseph T. Kennedy
    • Matthew B. HaycockShekhar Y. BorkarStephen R. MooneyAaron K. MartinJoseph T. Kennedy
    • G06F13/36G06F13/14G06F11/00G01R31/00G01R31/14
    • G06F11/221
    • The invention provides, in an embodiment, an apparatus, method and means for unintrusively observing, echoing and reading signals transmitted by one of a bus and wireless communication, without disturbing electrical properties of the bus, without adding bus latency, and without adding signal discontinuities. In an aspect, a buffer having a trigger is coupled with a component that connects to a memory bus, the buffer echoes signals to an observability port, and a diagnostic device reads the echoed signals. In an aspect, the bus is one of a simultaneous bi-directional (SBD) bus having ternary logic levels, a single ended bus, a differential bus, an optically coupled bus, a chipset bus, a frontside bus, an input/output (I/O) bus, a peripheral component interface (PCI) bus, and an industry standard architecture (ISA) bus. In an aspect, the buffer echoes bus signals having frequencies between 500 MHz. and 5 GHz. In an aspect, the buffer echoes bus signals having frequencies of at least 5 GHz.
    • 本发明在一个实施例中提供了一种用于非干涉地观察,回送和读取由总线和无线通信之一发送的信号而不干扰总线的电气特性而不增加总线等待时间并且不增加信号不连续性的装置,方法和装置 。 在一方面,具有触发器的缓冲器与连接到存储器总线的部件耦合,缓冲器将信号回送到可观测端口,并且诊断装置读取回送信号。 一方面,总线是具有三元逻辑电平的同时双向(SBD)总线之一,单端总线,差分总线,光耦合总线,芯片组总线,前端总线,输入/输出( I / O)总线,外设组件接口(PCI)总线和工业标准架构(ISA)总线。 在一个方面,缓冲器回波频率在500MHz之间的总线信号。 和5 GHz。 在一方面,缓冲器响应具有至少5GHz频率的总线信号。