会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 11. 发明申请
    • Single Liner Process to Achieve Dual Stress
    • 实现双重压力的单衬套工艺
    • US20130029488A1
    • 2013-01-31
    • US13192744
    • 2011-07-28
    • Ming CaiDechao GuoChun-chen Yeh
    • Ming CaiDechao GuoChun-chen Yeh
    • H01L21/3205
    • H01L21/28518H01L21/0217H01L21/3105H01L21/823807H01L21/823814H01L21/823835H01L29/7843
    • Methods for imparting a dual stress property in a stress liner layer of a semiconductor device. The methods include depositing a metal layer over a compressive stress liner layer, applying a masking agent to a portion of the metal layer to produce a masked and unmasked region of the metal layer, etching the unmasked region of the metal layer to remove the metal layer in the unmasked region to thereby expose a corresponding portion of the compressive stress liner layer, removing the mask to expose the metal layer from the masked region, and irradiating the compressive stress liner layer to impart a tensile stress property to the exposed portion of the compressive stress liner layer. Methods are also provided for imparting a compressive-neutral dual stress property in a stress liner layer, as well as for imparting a neutral-tensile dual stress property in a stress liner layer.
    • 在半导体器件的应力衬垫层中赋予双重应力特性的方法。 所述方法包括在压缩应力衬垫层上沉积金属层,向金属层的一部分施加掩蔽剂以产生金属层的掩蔽和未掩蔽区域,蚀刻金属层的未掩蔽区域以除去金属层 在未掩蔽的区域中,从而暴露出压应力衬垫层的相应部分,去除掩模以使掩模区域露出金属层,并且照射压缩应力衬层以赋予压缩应力衬垫层的暴露部分的拉伸应力特性 应力衬层。 还提供了用于在应力衬垫层中赋予压缩中性双应力性质以及在应力衬垫层中赋予中性拉伸双应力性质的方法。
    • 14. 发明授权
    • Fin field effect transistor with variable channel thickness for threshold voltage tuning
    • 具有可变通道厚度的Fin场效应晶体管用于阈值电压调谐
    • US08513131B2
    • 2013-08-20
    • US13050101
    • 2011-03-17
    • Ming CaiDechao GuoChung-hsun LinChun-chen Yeh
    • Ming CaiDechao GuoChung-hsun LinChun-chen Yeh
    • H01L21/311
    • H01L27/0886H01L21/3086H01L21/845H01L27/1211
    • A method of forming an integrated circuit (IC) includes forming a first and second plurality of spacers on a substrate, wherein the substrate includes a silicon layer, and wherein the first plurality of spacers have a thickness that is different from a thickness of the second plurality of spacers; and etching the silicon layer in the substrate using the first and second plurality of spacers as a mask, wherein the etched silicon layer forms a first plurality and a second plurality of fin field effect transistor (FINFET) channel regions, and wherein the first plurality of FINFET channel regions each have a respective thickness that corresponds to the thickness of the first plurality of spacers, and wherein the second plurality of FINFET channel regions each have a respective thickness that corresponds to the thickness of the second plurality of spacers.
    • 一种形成集成电路(IC)的方法包括在基板上形成第一和第二多个间隔物,其中所述基板包括硅层,并且其中所述第一多个间隔件的厚度不同于所述第二 多个间隔物; 并且使用所述第一和第二多个间隔物作为掩模来蚀刻所述衬底中的所述硅层,其中所述蚀刻的硅层形成第一多个和第二多个鳍状场效应晶体管(FINFET)沟道区,并且其中所述第一多个 FINFET通道区域各自具有对应于第一多个间隔物的厚度的相应厚度,并且其中第二多个FINFET沟道区域各自具有对应于第二多个间隔物的厚度的相应厚度。
    • 16. 发明授权
    • FinFET with fully silicided gate
    • FinFET全硅化栅
    • US08643120B2
    • 2014-02-04
    • US13345233
    • 2012-01-06
    • Ming CaiDechao GuoChun-chen Yeh
    • Ming CaiDechao GuoChun-chen Yeh
    • H01L27/088H01L27/12H01L21/336H01L21/84
    • H01L29/785H01L27/1211
    • A method is provided for fabricating a finFET device. Multiple fin structures are formed over a BOX layer, and a gate stack is formed on the BOX layer. The fin structures each include a semiconductor layer and extend in a first direction, and the gate stack is formed over the fin structures and extends in a second direction. The gate stack includes dielectric and polysilicon layers. Gate spacers are formed on vertical sidewalls of the gate stack, and an epi layer is deposited over the fin structures. Ions are implanted to form source and drain regions, and the gate spacers are etched so that their upper surface is below an upper surface of the gate stack. After etching the gate spacers, silicidation is performed to fully silicide the polysilicon layer of the gate stack and to form silicide regions in an upper surface of the source and drain regions.
    • 提供了一种用于制造finFET器件的方法。 多个鳍结构形成在BOX层上,并且在BOX层上形成栅堆叠。 翅片结构各自包括半导体层并且在第一方向上延伸,并且栅极堆叠形成在鳍状结构上并沿第二方向延伸。 栅堆叠包括电介质层和多晶硅层。 栅极间隔物形成在栅极堆叠的垂直侧壁上,并且外延层沉积在鳍结构上。 植入离子以形成源极和漏极区域,并且栅极间隔物被蚀刻,使得它们的上表面在栅极堆叠的上表面下方。 在蚀刻栅极间隔物之后,进行硅化以完全硅化栅叠层的多晶硅层并在源区和漏区的上表面中形成硅化物区。
    • 18. 发明申请
    • FIN FIELD EFFECT TRANSISTOR WITH VARIABLE CHANNEL THICKNESS FOR THRESHOLD VOLTAGE TUNING
    • 具有用于阈值电压调谐的可变通道厚度的FIN场效应晶体管
    • US20120235247A1
    • 2012-09-20
    • US13050101
    • 2011-03-17
    • Ming CaiDechao GuoChung-hsun LinChun-chen Yeh
    • Ming CaiDechao GuoChung-hsun LinChun-chen Yeh
    • H01L27/088H01L21/32
    • H01L27/0886H01L21/3086H01L21/845H01L27/1211
    • A method of forming an integrated circuit (IC) includes forming a first and second plurality of spacers on a substrate, wherein the substrate includes a silicon layer, and wherein the first plurality of spacers have a thickness that is different from a thickness of the second plurality of spacers; and etching the silicon layer in the substrate using the first and second plurality of spacers as a mask, wherein the etched silicon layer forms a first plurality and a second plurality of fin field effect transistor (FINFET) channel regions, and wherein the first plurality of FINFET channel regions each have a respective thickness that corresponds to the thickness of the first plurality of spacers, and wherein the second plurality of FINFET channel regions each have a respective thickness that corresponds to the thickness of the second plurality of spacers.
    • 一种形成集成电路(IC)的方法包括在基板上形成第一和第二多个间隔物,其中所述基板包括硅层,并且其中所述第一多个间隔件的厚度不同于所述第二 多个间隔物; 并且使用所述第一和第二多个间隔物作为掩模来蚀刻所述衬底中的所述硅层,其中所述蚀刻的硅层形成第一多个和第二多个鳍状场效应晶体管(FINFET)沟道区,并且其中所述第一多个 FINFET通道区域各自具有对应于第一多个间隔物的厚度的相应厚度,并且其中第二多个FINFET沟道区域各自具有对应于第二多个间隔物的厚度的相应厚度。