发明申请
US20160225734A1 SEMICONDUCTOR DEVICES AND PACKAGES AND METHODS OF FORMING SEMICONDUCTOR DEVICE PACKAGES
有权
![SEMICONDUCTOR DEVICES AND PACKAGES AND METHODS OF FORMING SEMICONDUCTOR DEVICE PACKAGES](/abs-image/US/2016/08/04/US20160225734A1/abs.jpg.150x150.jpg)
基本信息:
- 专利标题: SEMICONDUCTOR DEVICES AND PACKAGES AND METHODS OF FORMING SEMICONDUCTOR DEVICE PACKAGES
- 专利标题(中):半导体器件和封装及形成半导体器件封装的方法
- 申请号:US14613636 申请日:2015-02-04
- 公开(公告)号:US20160225734A1 公开(公告)日:2016-08-04
- 发明人: Anthony D. Veches , William R. Stephenson , Walter L. Moden
- 申请人: Micron Technology, Inc.
- 主分类号: H01L23/00
- IPC分类号: H01L23/00 ; H01L25/00 ; H01L25/065
摘要:
Semiconductor device packages include first and second semiconductor dice in a facing relationship. At least one group of solder bumps is substantially along a centerline between the semiconductor dice and operably coupled with integrated circuitry of the first and second semiconductor dice. Another group of solder bumps is laterally offset from the centerline and operably coupled only with integrated circuitry of the first semiconductor die. A further group of solder bumps is laterally offset from the centerline and operably coupled only with integrated circuitry of the second semiconductor die. Methods of forming semiconductor device packages include aligning first and second semiconductor dice with active surfaces facing each other, the first and second semiconductor dice each including bond pads along a centerline thereof and additional bond pads laterally offset from the centerline thereof.
摘要(中):
半导体器件封装包括面对关系的第一和第二半导体管芯。 至少一组焊料凸块基本上沿着半导体晶片之间的中心线并且与第一和第二半导体晶片的集成电路可操作地耦合。 另一组焊料凸起从中心线横向偏移并且仅与第一半导体管芯的集成电路可操作地耦合。 另一组焊料凸块从中心线横向偏移并且仅与第二半导体管芯的集成电路可操作地耦合。 形成半导体器件封装的方法包括将第一和第二半导体晶片与彼此面对的有源表面对准,第一和第二半导体晶片各自包括沿着其中心线的键合焊盘和从其中心线横向偏移的附加焊盘。
公开/授权文献:
- US09502369B2 Semiconductor devices and packages 公开/授权日:2016-11-22
IPC结构图谱:
H | 电学 |
--H01 | 基本电气元件 |
----H01L | 半导体器件;其他类目未包含的电固体器件 |
------H01L23/00 | 半导体或其他固态器件的零部件 |